English
Language : 

COM20019I Datasheet, PDF (49/65 Pages) SMSC Corporation – Low Cost ARCNET(ANSI 878.1) Controller with 2k X 8 On-Board RAM
Low Cost ARCNET (ANSI 878.1) Controller with 2K x 8 On-Board RAM
AD0-AD2,
D3-D7
nCS
ALE
nRD
VALID
t1
t2,
t4
t3
t9
t6
t5
VALID DATA
t10
t7
nWR
t13 Note 3
t8
t11
t12
Note 2
MUST BE: RBUSTMG bit = 0
Parameter
min
max units
t1 Address Setup to ALE Low
t2 Address Hold from ALE Low
t3 nCS Setup to ALE Low
t4 nCS Hold from ALE Low
t5 ALE Low to nRD Low
t6 nRD Low to Valid Data
t7 nRD High to Data High Impedance
t8 Cycle Time (nRD Low to Next Time Low)
t9 ALE High Width
t10 ALE Low Width
t11 nRD Low Width
t12 nRD High Width
t13 nWR to nRD Low
20
nS
10
nS
10
nS
10
nS
15
nS
40
nS
0
20
nS
4TARB*
nS
20
nS
20
nS
60
nS
20
nS
20
nS
* TARB is the Arbitration Clock Period
TARB is identical to Topr if SLOW ARB = 0
TARB is twice Topr if SLOW ARB = 1
Topr is the period of operation clock. Same as the XTAL1 period.
Note 1: The Microcontroller typically accesses the COM20019 on every other cycle.
Therefore, the cycle time specified in the microcontroller's datasheet
should be doubled when considering back-to-back COM20019 cycles.
Note 2: Read cycle for Address Pointer Low/High Registers occurring after a read from
Data Register requires a minimum of 5TARB from the trailing edge of nRD to the
leading edge of the next nRD.
Note 3: Read cycle for Address Pointer Low/High Registers occurring after a write to
Data Register requires a minimum of 5TARB from the trailing edge of nWR to the
leading edge of nRD.
Figure 8.2 - MULTIPLEXED BUS, 80XX-LIKE CONTROL SIGNALS; READ CYCLE
SMSC COM20019I
Page 49
DATASHEET
Rev. 04-15-05