|
BD9397EFV_15 Datasheet, PDF (16/31 Pages) Rohm – White LED Driver for large LCD panel | |||
|
◁ |
BD9397EFV
Datasheet
â3.4.6 Maximum DCDC output voltage(Vout ,Max)
The DCDC output maximum voltage is restricted by Max Duty of N output.
Moreover, the voltage needed in order that Vf may modulate by LED current also with the same number of LEDs.
Vf becomes high, so that there is generally much current.
When you have grasped the variation factor of everythings, such as variation in a DCDC input voltage range, the variation
and temperature characteristics of LED load, and external parts, please carry out a margin setup.
â3.4.7 Setting the OVP
In BD9397EFV, when over voltage in VOUT line is detected,
the instant stop of the N pin output is carried out, and
voltage rise operation is stopped. But the latch stop by CP
charge is not performed. If VOUT drops by naturally
discharge, it is less than the hysteresis voltage of OVP
detection and the oscillation condition is fulfilled, N output
will be resumed again.
âEquation of setting OVP detect
VOVP ï½ 2.43ï´ R1ï« R2 [V ]ã
R2
N pin output is suspended at the time of SCP detection, it
stops step-up operation, and the latch protection by CP
timer.
âEquation of setting SCP detect
VOUT
FB
ERR AMP -
+
OVP
200k
400k
LED_LV
+
OVP COMP - 2.43V
SCP COMP -
+ 0.2V
R1
R2
REG9V=9V
VSCP ï½ 0.2 ï´ R1ï« R2 [V ]ã
R2
Figure 20.
Moreover, there is an OVPFB function which returns OVP voltage and controls error amplifier so that output voltage may be
raised, even when there is no PWM signal during a soft start.
âThe VOUT setting formula by OVPFB in Soft Start
VOUT
ï½
ï§ï¦
ï¨
3
2
R1ï« R2
R2
ï«
R1 ï·ï¶
400 ï¸
ï´VLED _
LV
[V ]
â3.4.8 FAIL Logic
FAIL signal output pin (OPEN DRAIN); when an abnormality is detected, NMOS is brought into GND Level.
The rating of this pin is 36V.
State
In normal state, In STB
In completion of an abnormality, when the
UVLO is detected(after CP latch)
FAIL output
OPEN
GND Level
(500ohm typ.)
â3.4.9 How to set the UVLO
UVLO pin detect the power supply voltage: Vin for step-up DC/DC converters.
Operation starts operation on more than 2.5V (typ.) and Operation stops on less
than 2.4V (typ.) .
Since internal impedance exists in UVLO pin, cautions are needed for selection of
resistance for resistance division.
A Vin voltage level to make it detecting becomes settled like the following formula
by resistance division of R1 and R2 (unit: kâ¦).
âEquation of setting UVLO release
Zin= 610 kΩ
(typ.)
1400k 530k
125k 480k
Vin
R1
UVLO
R2
1000pF
VinDET
ï½
2.5ï´
ï¬
ï
ï®
R1ï« R2
R2
ï« ï§ï¨ï¦1400k1ï«125k
ï«
530k
1
ï« 480k
ï·ï¶ï´ R1ï½ï¼
ï¸ï¾
[V ]
AGND AGND
â Equation of setting UVLO lock
Figure 21.
Vinlock
ï½
2.4 ï´
ï¬
ï
R1
ï«
R2
ï® R2
ï« ï§ï¦
1
ï¨1400k ï«125k
ï«
530k
ï«
1
480k
ï«
40k
ï·ï¶
ï´
ï¼
R1ï½
ï¸ï¾
[V ]
*Also including the variation in IC, please also take the part variation in a set into consideration for an actual constant setup,
and inquire enough to it.
www.rohm.com
© 2013 ROHM Co., Ltd. All rights reserved.
TSZ22111ã»15ã»001
16/27
TSZ02201-0F1F0C100330-1-2
1.Sep.2015 Rev.006
|
▷ |