English
Language : 

RJK0353DSP Datasheet, PDF (4/7 Pages) Renesas Technology Corp – Silicon N Channel Power MOS FET Power Switching
RJK0353DSP
Static Drain to Source on State Resistance
vs. Temperature
20
Pulse Test
16
12
ID = 2 A, 5 A, 10 A
8 VGS = 4.5 V
4
10 V
2 A, 5 A, 10 A
0
–25 0 25 50 75 100 125 150
Case Temperature Tc (°C)
Dynamic Input Characteristics
50
20
ID = 18 A
VGS
40
30
VDS
16
VDD = 25 V
10 V
12
20
8
10
VDD = 25 V
4
10 V
0
0
0
20 40 60 80 100
Gate Charge Qg (nc)
Maximum Avalanche Energy vs.
Channel Temperature Derating
50
IAP = 16 A
40
VDD = 15 V
duty < 0.1 %
Rg ≥ 50 Ω
30
20
10
0
25 50 75 100 125 150
Channel Temperature Tch (°C)
10000
Typical Capacitance vs.
Drain to Source Voltage
3000
Ciss
1000
300
Coss
100
Crss
30 VGS = 0
f = 1 MHz
10
0
10
20
30
Drain to Source Voltage VDS (V)
Reverse Drain Current vs.
Source to Drain Voltage
50
10 V
40
5V
Pulse Test
30
20
10
VGS = 0, –5 V
0
0.4 0.8 1.2 1.6 2.0
Source to Drain Voltage VSD (V)
REJ03G1648-0401 Rev.4.01 Apr 24, 2008
Page 4 of 6