English
Language : 

NP109N055PUJ_15 Datasheet, PDF (4/10 Pages) Renesas Technology Corp – SWITCHING N-CHANNEL POWER MOS FET
NP109N055PUJ
ELECTRICAL CHARACTERISTICS (TA = 25°C)
CHARACTERISTICS
SYMBOL
TEST CONDITIONS
Zero Gate Voltage Drain Current
IDSS
VDS = 55 V, VGS = 0 V
Gate Leakage Current
Gate to Source Threshold Voltage
Forward Transfer Admittance Note
Drain to Source On-state Resistance Note
IGSS
VGS(th)
| yfs |
RDS(on)
VGS = ±20 V, VDS = 0 V
VDS = VGS, ID = 250 μA
VDS = 5 V, ID = 55 A
VGS = 10 V, ID = 55 A
Input Capacitance
Ciss
VDS = 25 V,
Output Capacitance
Coss
VGS = 0 V,
Reverse Transfer Capacitance
Crss
f = 1 MHz
Turn-on Delay Time
td(on)
VDD = 28 V, ID = 55 A,
Rise Time
Turn-off Delay Time
tr
td(off)
VGS = 10 V,
RG = 0 Ω
Fall Time
tf
Total Gate Charge
QG
VDD = 44 V,
Gate to Source Charge
QGS
VGS = 10 V,
Gate to Drain Charge
Body Diode Forward Voltage Note
QGD
VF(S-D)
ID = 110 A
IF = 110 A, VGS = 0 V
Reverse Recovery Time
Reverse Recovery Charge
Note Pulsed test
trr
IF = 110 A, VGS = 0 V,
Qrr
di/dt = 100 A/μs
MIN. TYP. MAX. UNIT
1
μA
±100 nA
2.0 3.0 4.0 V
45 101
S
2.5 3.2 mΩ
6900 10350 pF
760 1140 pF
290 530 pF
40 90 ns
20 50 ns
90 180 ns
10 30 ns
115 180 nC
26
nC
38
nC
0.9 1.5 V
57
ns
115
nC
TEST CIRCUIT 1 AVALANCHE CAPABILITY
TEST CIRCUIT 2 SWITCHING TIME
D.U.T.
RG = 25 Ω
L
PG.
50 Ω
VDD
VGS = 20 → 0 V
BVDSS
IAS
ID
VDD
VDS
Starting Tch
TEST CIRCUIT 3 GATE CHARGE
D.U.T.
RG
PG.
VGS
0
τ
τ = 1 μs
Duty Cycle ≤ 1%
RL
VDD
VGS
VGS
Wave Form
10%
0
VDS
90%
VDS
VDS
0
Wave Form
td(on)
VGS
90%
90%
10% 10%
tr td(off) tf
ton
toff
D.U.T.
IG = 2 mA
RL
PG.
50 Ω
VDD
2
Data Sheet D19729EJ1V0DS