English
Language : 

PCS5I961C Datasheet, PDF (1/14 Pages) PulseCore Semiconductor – Low Voltage Zero Delay Buffer
November 2006
rev 0.3
PCS5I961C
Low Voltage Zero Delay Buffer
Features
ƒ Fully Integrated PLL
ƒ Up to 200MHz I/O Frequency
ƒ LVCMOS Outputs
ƒ Outputs Disable in High Impedance
ƒ LVCMOS Reference Clock Options
ƒ LQFP and TQFP Packaging
ƒ ±50pS Cycle-Cycle Jitter
ƒ 150pS Output Skews
Functional Description
The PCS5I961C is a 2.5V or 3.3V compatible, 1:18 PLL
based zero delay buffer. With output frequencies of up to
200MHz, output skews of 150pS the device meets the
needs of the most demanding clock tree applications.
The PCS5I961 is offered with two different input
configurations. The PCS5I961C offers an LVCMOS
reference clock while the PCS5I961P offers an LVPECL
reference clock.
When pulled high the OE pin will force all of the outputs
(except QFB) into a high impedance state. Because the OE
pin does not affect the QFB output, down stream clocks
can be disabled without the internal PLL losing lock.
The PCS5I961C is fully 2.5V or 3.3V compatible and
requires no external loop filter components. All control
inputs accept LVCMOS compatible levels and the outputs
provide low impedance LVCMOS outputs capable of
driving terminated 50Ω transmission lines. For series
terminated lines the PCS5I961C can drive two lines per
output giving the device an effective fanout of 1:36. The
device is packaged in a 32 lead LQFP and TQFP
Packages.
Block Diagram
CCLK
FB_IN
F_RANGE
OE
Ref PLL
50K
100-200 MHz
0
50-100 MHz
1
FB
50K
50K
50K
Figure 1. PCS5I961C Logic Diagram
Q0
Q1
Q2
Q3
Q14
Q15
Q16
QFB
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200, Campbell, CA 95008 • Tel: 408-879-9077 • Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.