English
Language : 

PAS5101PE Datasheet, PDF (12/20 Pages) Pixart Imaging Inc. – CMOS 1.3MEGA DIGITAL IMAGE SESNSOR
PAS5101PE Specification
4.2. Data Transfer Format
4.2.1. Master transmits data to salve ( write cycle )
z S : Start.
z A : Acknowledge by salve.
z P : Stop.
z RW : The LSB of 1ST byte to decide whether current cycle is read or write cycle. RW = 1 –
Read cycle, RW = 0 – Write cycle.
z SUBADDRESS : The address values of PAS5101PE internal control registers. ( Please refer
to PAS5101PE register description )
During write cycle, the master generates start condition and then places the 1st byte data that are
combined slave address ( 7 bits ) with a read / write control bit to SDA line. After slave ( PAS5101PE )
issues acknowledgment, the master places 2nd byte ( Sub Address ) data on SDA line. Again follow the
PAS5101PE acknowledgment, the master places the 8 bits data on SDA line and transmit to PAS5101PE
control register ( address was assigned by 2nd byte ). After PAS5101PE issue acknowledgment, the master
can generate a stop condition to end of this write cycle. In the condition of multi-byte write, the
PAS5101PE sub-address is automatically increment after each DATA byte transferred. The data and A
cycles is repeat until last byte write. Every control registers value inside PAS5101PE can be
programming via this way.
4.2.2. Slave transmits data to master ( read cycle )
z The sub-address was taken from previous write cycle.
z The sub-address is automatically increment after each byte read.
z Am : Acknowledge by master.
z Note there is no acknowledgment from master after last byte read.
All rights strictly reserved any portion in this paper shall not be reproduced, copied or transformed to any other forms without permission.
12
PixArt Imaging Inc.
E-mail: fae_service@pixart.com.tw
v1.0 2005/4/27