English
Language : 

PHT11N06T Datasheet, PDF (1/10 Pages) NXP Semiconductors – TrenchMOS transistor Standard level FET
Philips Semiconductors
TrenchMOS™ transistor
Standard level FET
Product specification
PHT11N06T
GENERAL DESCRIPTION
N-channel enhancement mode
logic level field-effect power
transistor in a plastic envelope
suitable for surface mounting.
Using ’trench’ technology the
device features very low
on-state resistance and has
integral zener diodes giving
ESD protection. It is intended for
use in DC-DC converters and
general purpose switching
applications.
QUICK REFERENCE DATA
SYMBOL PARAMETER
VDS
ID
Ptot
Tj
RDS(ON)
Drain-source voltage
Drain current (DC) Tsp = 25 ˚C
Drain current (DC) Tamb = 25 ˚C
Total power dissipation
Junction temperature
Drain-source on-state
resistance
VGS = 10 V
MAX.
55
10.7
4.9
8.3
150
40
PINNING - SOT223
PIN
DESCRIPTION
1 gate
2 drain
3 source
4 drain (tab)
PIN CONFIGURATION
4
1
2
3
SYMBOL
d
g
s
UNIT
V
A
A
W
˚C
mΩ
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
VDS
VDGR
±VGS
ID
ID
IDM
Ptot
Tstg, Tj
Drain-source voltage
Drain-gate voltage
Gate-source voltage
Drain current (DC)
Drain current (DC)
Drain current (pulse peak value)
Total power dissipation
Storage & operating temperature
-
RGS = 20 kΩ
-
Tsp = 25 ˚C
Tamb = 25 ˚C
Tsp = 100 ˚C
Tamb = 100 ˚C
Tsp = 25 ˚C
Tamb = 25 ˚C
Tsp = 25 ˚C
Tamb = 25 ˚C
-
ESD LIMITING VALUE
SYMBOL
VC
PARAMETER
Electrostatic discharge capacitor
voltage
CONDITIONS
Human body model
(100 pF, 1.5 kΩ)
MIN.
-
-
-
-
-
-
-
-
-
-
-
- 55
MAX.
55
55
20
10.7
4.9
7.5
3.4
42
19
8.3
1.8
150
UNIT
V
V
V
A
A
A
A
A
A
W
W
˚C
MIN.
-
MAX.
2
UNIT
kV
December 1997
1
Rev 1.100