English
Language : 

PHP3055L Datasheet, PDF (1/7 Pages) NXP Semiconductors – PowerMOS transistor Logic level FET
Philips Semiconductors
PowerMOS transistor
Logic level FET
Product specification
PHP3055L
GENERAL DESCRIPTION
N-channel enhancement mode logic
level field-effect power transistor in a
plastic envelope featuring high
avalanche energy capability, stable
blocking voltage, fast switching and
high thermal cycling performance
with low thermal resistance. Intended
for use in Switched Mode Power
Supplies (SMPS), motor control
circuits and general purpose
switching applications.
QUICK REFERENCE DATA
SYMBOL PARAMETER
VDS
ID
Ptot
RDS(ON)
Drain-source voltage
Drain current (DC)
Total power dissipation
Drain-source on-state resistance
MAX.
60
12
50
0.18
UNIT
V
A
W
Ω
PINNING - TO220AB
PIN
DESCRIPTION
1 gate
2 drain
3 source
tab drain
PIN CONFIGURATION
tab
1 23
SYMBOL
d
g
s
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
ID
Continuous drain current
IDM
PD
∆PD/∆Tmb
VGS
VGSM
EAS
IAS
Pulsed drain current
Total dissipation
Linear derating factor
Gate-source voltage
Non-repetitive gate-source
voltage
Single pulse avalanche
energy
Peak avalanche current
Tj, Tstg
Operating junction and
storage temperature range
Tmb = 25 ˚C; VGS = 10 V
Tmb = 100 ˚C; VGS = 10 V
Tmb = 25 ˚C
Tmb = 25 ˚C
Tmb > 25 ˚C
tp ≤ 50 µs
VDD ≤ 50 V; starting Tj = 25˚C; RGS = 50 Ω;
VGS = 5 V
VDD ≤ 50 V; starting Tj = 25˚C; RGS = 50 Ω;
VGS = 5 V
MIN.
-
-
-
-
-
-
-
-
-
- 55
MAX.
12
9
48
50
0.33
± 15
± 20
25
6
175
UNIT
A
A
A
W
W/K
V
V
mJ
A
˚C
THERMAL RESISTANCES
SYMBOL
Rth j-mb
Rth j-a
PARAMETER
Thermal resistance junction to
mounting base
Thermal resistance junction to
ambient
CONDITIONS
MIN. TYP. MAX. UNIT
-
-
3 K/W
-
60
- K/W
April 1998
1
Rev 1.000