|
V58C365164S Datasheet, PDF (1/44 Pages) Mosel Vitelic, Corp – 64 Mbit DDR SDRAM 4M X 16, 3.3VOLT | |||
|
MOSEL VITELIC
V58C365164S
64 Mbit DDR SDRAM
4M X 16, 3.3VOLT
PRELIMINARY
System Frequency (fCK)
Clock Cycle Time (tCK3)
Clock Cycle Time (tCK2.5)
Clock Cycle Time (tCK2)
36
275 MHz
3.6 ns
4.3ns
5.4ns
4
250 MHz
4 ns
4.8 ns
6 ns
5
200 MHz
5 ns
6 ns
7.5 ns
Features
â 4 banks x 1Mbit x 16 organization
â High speed data transfer rates with system
frequency up to 275 MHz
â Data Mask for Write Control (DM)
â Four Banks controlled by BA0 & BA1
â Programmable CAS Latency: 2, 2.5, 3
â Programmable Wrap Sequence: Sequential
or Interleave
â Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
â Automatic and Controlled Precharge Command
â Suspend Mode and Power Down Mode
â Auto Refresh and Self Refresh
â Refresh Interval: 4096 cycles/64 ms
â Available in 66-pin 400 mil TSOP-II
â SSTL-2 Compatible I/Os
â Double Data Rate (DDR)
â Bidirectional Data Strobe (DQs) for input and
output data, active on both edges
â On-Chip DLL aligns DQ and DQs transitions with
CLK transitions
â Differential clock inputs CLK and CLK
â Power supply 3.3V ± 0.3V
â VDDQ (I/O) power supply 2.5 + 0.2V
Description
The V58C365164S is a four bank DDR DRAM
organized as 4 banks x 1Mbit x 16. The
V58C365164S achieves high speed data transfer
rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the
output data to a system clock
All of the control, address, circuits are synchro-
nized with the positive edge of an externally sup-
plied clock. I/O transactions are possible on both
edges of DQS.
Operating the four memory banks in an inter-
leaved fashion allows random access operation to
occur at a higher rate than is possible with standard
DRAMs. A sequential and gapless data rate is pos-
sible depending on burst length, CAS latency and
speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
Package Outline
JEDEC 66 TSOP II
â¢
CLK Cycle Time (ns)
-36
-4
-5
â¢
â¢
â¢
Power
Std.
L
â¢
â¢
Temperature
Mark
Blank
V58C365164S Rev. 1.7 March 2002
1
|
▷ |