English
Language : 

MAX1449 Datasheet, PDF (12/18 Pages) Maxim Integrated Products – 10-Bit, 105Msps, Single +3.3V, Low-Power ADC with Internal Reference
10-Bit, 105Msps, Single +3.3V, Low-Power
ADC with Internal Reference
90 fIN = 25.123MHz AT -0.5dB FS
82
74
66
58
50
35
42
49
56
63
70
CLOCK DUTY CYCLE (%)
Figure 3a. Spurious Free Dynamic Range vs. Clock Duty
Cycle (Differential Input)
-50 fIN = 25.123MHz AT -0.5dB FS
-55
-60
-65
-70
-75
-80
-85
35
42
49
56
63
70
CLOCK DUTY CYCLE (%)
Figure 4a. Total Harmonic Distortion vs. Clock Duty Cycle
(Differential Input)
62 fIN = 25.123MHz AT -0.5dB FS
61
60
59
58
57
56
55
54
35
42
49
56
63
70
CLOCK DUTY CYCLE (%)
64 fIN = 25.123MHz AT -0.5dB FS
62
60
58
56
54
52
35
42
49
56
63
70
CLOCK DUTY CYCLE (%)
Figure 3b. Signal-to-Noise Ratio vs. Clock Duty Cycle
(Differential Input)
data is valid on the rising edge of the input clock. The
output data has an internal latency of 5.5 clock cycles.
Figure 6 also determines the relationship between the
input clock parameters and the valid output data.
Applications Information
Figure 7 depicts a typical application circuit containing a
single-ended to differential converter. The internal refer-
ence provides a VDD/2 output voltage for level shifting
purposes. The input is buffered and then split to a volt-
Figure 4b. Signal-to-Noise Plus Distortion vs. Clock Duty Cycle
(Differential Input)
age follower and inverter. A low-pass filter, to suppress
some of the wideband noise associated with high-speed
op amps, follows the op amps. The user may select the
RISO and CIN values to optimize the filter performance, to
suit a particular application. For the application in Figure
7, a RISO of 50Ω is placed before the capacitive load to
prevent ringing and oscillation. The 22pF CIN capacitor
acts as a small bypassing capacitor.
12 ______________________________________________________________________________________