English
Language : 

LTC1750_15 Datasheet, PDF (1/20 Pages) Linear Technology – 14-Bit, 80Msps Wide Bandwidth ADC
FEATURES
s Sample Rate: 80Msps
s 500MHz Full Power Bandwidth S/H
s Direct IF Sampling Up to 500MHz
s PGA Front End (2.25VP-P or 1.35VP-P Input Range)
s 75.5dB SNR and 90dB SFDR (PGA = 0)
s 73dB SNR and 90dB SFDR (PGA = 1)
s No Missing Codes
s Single 5V Supply
s Power Dissipation: 1.45W
s Two Pin Selectable Reference Values
s Two’s Complement or Offset Binary Outputs
s Out-of-Range Indicator
s Data Ready Output Clock
s Pin-for-Pin Family
s 48-Pin TSSOP Package
U
APPLICATIO S
s Telecommunications
s Receivers
s Cellular Base Stations
s Spectrum Analysis
s Imaging Systems
s MRI
s Tomography
LTC1750
14-Bit, 80Msps
Wide Bandwidth ADC
DESCRIPTIO
The LTC®1750 is an 80Msps, 14-bit A/D converter de-
signed for digitizing wide dynamic range signals up to
frequencies of 500MHz. The input range of the ADC can be
optimized with the on-chip PGA sample-and-hold circuit
and flexible reference circuitry.
The LTC1750 has a highly linear sample-and-hold circuit
with a bandwidth of 500MHz. The SFDR is 82dB with an
input frequency of 250MHz. Ultralow jitter of 0.12psRMS
allows undersampling of IF frequencies with minimal
degradation in SNR. DC specs include ±3LSB INL and no
missing codes.
The digital interface is compatible with 5V, 3V, 2V and
LVDS logic systems. The ENC and ENC inputs may be
driven differentially from PECL, GTL and other low swing
logic families or from single-ended TTL or CMOS. The low
noise, high gain ENC and ENC inputs may also be driven
by a sinusoidal signal without degrading performance. A
separate output power supply can be operated from 0.5V
to 5V, making it easy to connect directly to any low voltage
DSPs or FIFOs.
The 48-pin TSSOP package with a flow-through pinout
simplifies the board layout.
, LTC and LT are registered trademarks of Linear Technology Corporation.
BLOCK DIAGRA
PGA
AIN+
±1.125V
DIFFERENTIAL
ANALOG INPUT AIN–
SENSE
RANGE
SELECT
VCM
4.7µF
2VREF
80Msps, 14-Bit ADC with a 2.25V Differential Input Range
S/H
CIRCUIT
14-BIT
PIPELINED ADC
BUFFER
DIFF AMP
CORRECTION
LOGIC AND
14
OUTPUT
SHIFT
LATCHES
REGISTER
OVDD
0.1µF
OF
•••
D13
D0
CLKOUT
OGND
VDD
1µF
1µF
0.5V TO 5V
0.1µF
5V
1µF
GND
CONTROL LOGIC
REFLB
0.1µF
1µF
REFHA
4.7µF
REFLA REFHB
ENC ENC MSBINV
0.1µF
1µF
DIFFERENTIAL
ENCODE INPUT
1750 BD
1750f
1