English
Language : 

IS65C256AL_12 Datasheet, PDF (8/12 Pages) Integrated Silicon Solution, Inc – 32K x 8 LOW POWER CMOS STATIC RAM
IS65C256AL
IS62C256AL
AC WAVEFORMS
WRITE CYCLE NO. 2 (OE is HIGH During Write Cycle) (1,2)
ADDRESS
OE
t WC
VALID ADDRESS
t HA
CE LOW
WE
DOUT
t SA
DATA UNDEFINED
t AW
t PWE1
t HZWE
DIN
HIGH-Z
t LZWE
t SD
t HD
DATAIN VALID
WRITE CYCLE NO. 3 (OE is LOW During Write Cycle) (1)
t WC
ADDRESS
VALID ADDRESS
t HA
OE LOW
CS_WR2.eps
CE LOW
WE
DOUT
t SA
DATA UNDEFINED
t AW
t PWE2
t HZWE
HIGH-Z
t LZWE
t SD
t HD
DIN
DATAIN VALID
CS_WR3.eps
Notes:
1. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write,
but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the write.
2. I/O will assume the High-Z state if OE = VIH.
8
Integrated Silicon Solution, Inc.
Rev. D
05/09/12