English
Language : 

ISL23315 Datasheet, PDF (9/19 Pages) Intersil Corporation – Single, Low Voltage Digitally Controlled Potentiometer (XDCP™)
ISL23315
Timing Diagrams
SDA vs SCL Timing
tF
tHIGH
tLOW
SCL
tSU:STA
SDA
(INPUT TIMING)
tSU:DAT
tHD:STA
tHD:DAT
SDA
(OUTPUT TIMING)
A0 and A1 Pin Timing
SCL
START
CLK 1
tR
tsp
tAA tDH
STOP
tSU:STO
tBUF
SDA
A0, A1
tSU:A
tHD:A
Typical Performance Curves
0.4
0.2
0
-0.2
-0.4
0
50
100
150
200
250
TAP POSITION (DECIMAL)
FIGURE 3. 10k DNL vs TAP POSITION, VCC = 5V
0.30
0.15
0
-0.15
-0.30
0
50
100
150
200
250
TAP POSITION (DECIMAL)
FIGURE 4. 50k DNL vs TAP POSITION, VCC = 5V
9
FN7778.0
December 15, 2010