English
Language : 

ISL6537 Datasheet, PDF (5/15 Pages) Intersil Corporation – ACPI Regulator/Controller for Dual Channel DDR Memory Systems
ISL6537
Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted. Refer to Block and Simplified Power System
Diagrams and Typical Application Schematics (Continued)
PARAMETER
SYMBOL
TEST CONDITIONS
MIN TYP MAX UNITS
PWM CONTROLLER GATE DRIVERS
UGATE and LGATE Source
UGATE and LGATE Sink
VTT REGULATOR
IGATE
IGATE
-
-0.8
-
A
-
0.8
-
A
Upper Divider Impedance
Lower Divider Impedance
VREF_OUT Buffer Source Current
Maximum VTT Load Current
RU
-
2.5
-
kΩ
RL
-
2.5
-
kΩ
IVREF_OUT
-
-
2
mA
IVTT_MAX
Periodic load applied with 30% duty cycle -3
-
3
A
and 10ms period using
ISL6537_6506EVAL1 evaluation board
(see Application Note AN1123)
LINEAR REGULATORS
DC GAIN
(Note 3)
-
80
-
dB
Gain Bandwidth Product
GBWP
(Note 3)
15
-
-
MHz
Slew Rate
SR
(Note 3)
-
6
-
V/μs
DRIVEn High Output Voltage
DRIVEn unloaded
9.75 10.0 -
V
DRIVEn Low Output Voltage
- 0.16 0.50
V
DRIVEn High Output Source Current
DRIVEn Low Output Sink Current
VIDPGD
VFB = 770mV; VDRIVEn = 0V
VFB = 830mV; VDRIVEn = 10V
-
1.7
-
mA
-
1.2
-
mA
VTT_GMCH/CPU Rising Threshold
S0
VTT_GMCH/CPU Falling Threshold
S0
PROTECTION
0.725 0.74 -
V
- 0.70 0.715
V
OCSET Current Source
IOCSET
VTT_DDR Current Limit
(Note 3)
VDDQ OV Level
VFB/VREF
S0/S3
VDDQ UV Level
VFB/VREF
S0/S3
VTT_DDR OV Level
VTT/VVREF_IN S0
VTT_DDR UV Level
VTT/VVREF_IN S0
VGMCH UV Level
VFB4/VREF S0
VTT_GMCH/CPU UV Level
VFB2/VREF S0
Thermal Shutdown Limit
TSD
(Note 3)
NOTE:
3. Limits should be considered typical and are not production tested.
18 20 22
μA
-3.3
-
3.3
A
-
115
-
%
-
75
-
%
-
115
-
%
-
85
-
%
-
75
-
%
-
75
-
%
-
140
-
°C
5
FN9142.6
July 18, 2007