English
Language : 

ISL5957 Datasheet, PDF (4/13 Pages) Intersil Corporation – 14-Bit, +3.3V, 260+MSPS, High Speed D/A Converter
ISL5957
Absolute Maximum Ratings
Digital Supply Voltage DVDD to DCOM . . . . . . . . . . . . . . . . . +3.6V
Analog Supply Voltage AVDD to ACOM. . . . . . . . . . . . . . . . . . +3.6V
Grounds, ACOM TO DCOM . . . . . . . . . . . . . . . . . . . -0.3V to +0.3V
Digital Input Voltages (D9-D0, CLK, SLEEP). . . . . . . . DVDD + 0.3V
Reference Input Voltage Range. . . . . . . . . . . . . . . . . . AVDD + 0.3V
Analog Output Current (IOUT) . . . . . . . . . . . . . . . . . . . . . . . . . 24mA
Operating Conditions
Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . . .-40°C to 85°C
Thermal Information
Thermal Resistance (Typical, Note 1)
θJA(°C/W)
SOIC Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
75
TSSOP Package . . . . . . . . . . . . . . . . . . . . . . . . . . .
110
Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . 150°C
Maximum Storage Temperature Range . . . . . . . . . . . -65°C to 150°C
Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . 300°C
(SOIC - Lead Tips Only)
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1. θJA is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications AVDD = DVDD = +3.3V, VREF = Internal 1.2V, IOUTFS = 20mA, TA = 25°C for All Typical Values
PARAMETER
TEST CONDITIONS
TA = -40°C TO 85°C
MIN TYP MAX
UNITS
SYSTEM PERFORMANCE
Resolution
14
-
-
Bits
Integral Linearity Error, INL
“Best Fit” Straight Line (Note 8)
-5
±2.5
+5
LSB
Differential Linearity Error, DNL
(Note 8)
-3
±1.5
+3
LSB
Offset Error, IOS
Offset Drift Coefficient
IOUTA (Note 8)
(Note 8)
-0.006
+0.006 % FSR
-
0.1
-
ppm
FSR/°C
Full Scale Gain Error, FSE
With External Reference (Notes 2, 8)
-3
±0.5
+3 % FSR
With Internal Reference (Notes 2, 8)
-3
±0.5
+3 % FSR
Full Scale Gain Drift
With External Reference (Note 8)
-
±50
-
ppm
FSR/°C
With Internal Reference (Note 8)
-
±100
-
ppm
FSR/°C
Full Scale Output Current, IFS
Output Voltage Compliance Range
(Note 3)
2
-
20
mA
-1.0
-
1.25
V
DYNAMIC CHARACTERISTICS
Maximum Clock Rate, fCLK
Output Rise Time
Full Scale Step
260 300
-
-
1.5
-
MHz
ns
Output Fall Time
Full Scale Step
-
1.5
-
ns
Output Capacitance
-
10
-
pF
Output Noise
IOUTFS = 20mA
-
50
-
pA/ √Hz
IOUTFS = 2mA
-
30
-
pA/ √Hz
AC CHARACTERISTICS (Using Figure 13 with RDIFF = 50Ω and RLOAD = 50Ω, Full Scale Output = -2.5dBm)
Spurious Free Dynamic Range,
SFDR Within a Window
fCLK = 210MSPS, fOUT = 80.8MHz, 30MHz Span (Notes 4, 8)
fCLK = 210MSPS, fOUT = 40.4MHz, 30MHz Span (Notes 4, 8)
-
73
-
dBc
-
82
-
dBc
fCLK = 130MSPS, fOUT = 20.2MHz, 20MHz Span (Notes 4, 8)
-
86
-
dBc
4
FN6080.1
November 12, 2004