English
Language : 

X9401_09 Datasheet, PDF (12/18 Pages) Intersil Corporation – Quad, 64 Tap, Digitally Controlled Potentiometer (XDCP™)
X9401
AC Timing
SYMBOL
fSCK
tCYC
tWH
tWL
tLEAD
tLAG
tSU
tH
tRI
tFI
tDIS
tV
tHO
tRO
tFO
tHOLD
tHSU
tHH
tHZ
tLZ
TI
tCS
tWPASU
tWPAH
PARAMETER
SSI/SPI clock frequency
SSI/SPI clock cycle rime
SSI/SPI clock high rime
SSI/SPI clock low time
Lead time
Lag time
SI, SCK, HOLD and CS input setup time
SI, SCK, HOLD and CS input hold time
SI, SCK, HOLD and CS input rise time
SI, SCK, HOLD and CS input fall time
SO output disable time
SO output valid time
SO output hold time
SO output rise time
SO output fall time
HOLD time
HOLD setup time
HOLD hold time
HOLD low to output in high Z
HOLD high to output in low Z
Noise suppression time constant at SI, SCK, HOLD and CS inputs
CS deselect time
WP, A0 and A1 setup time
WP, A0 and A1 hold time
High-voltage Write Cycle Timing
MIN.
(Note 10)
500
200
200
250
250
50
50
0
0
400
100
100
2
0
0
SYMBOL
PARAMETER
TYP
tWR
High-voltage write cycle time (store instructions)
5
XDCP Timing
SYMBOL
PARAMETER
tWRPO
tWRL
tWRID
Wiper response time after the third (last) power supply is stable
Wiper response time after instruction issued (all load instructions)
Wiper response time from an active SCL/SCK edge (increment/decrement instruction)
MAX.
(Note 10)
2.0
2
2
500
150
50
50
100
100
20
UNIT
MHz
ns
ns
ns
ns
ns
ns
ns
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
µs
ns
ns
MAX
(Note 10)
10
UNIT
ms
MIN.
MAX.
(Note 10)
10
10
450
UNIT
µs
µs
ns
12
FN8190.4
October 13, 2009