English
Language : 

IXP42X Datasheet, PDF (39/134 Pages) Intel Corporation – Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor
Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor
Table 9.
High-Speed, Serial Interface 1
Name
Power
On Reset2 Type†
Reset1
Description
HSS_TXFRAME1
Z
The High-Speed Serial (HSS) transmit frame signal can be
configured as an input or an output to allow an external
source to be synchronized with the transmitted data. Often
Z
I/O known as a Frame Sync signal. Configured as an input upon
reset.
Should be pulled low with a 10-KΩ resistor when not being
utilized in the system.
Transmit data out. Open Drain output.
HSS_TXDATA1
Z
Z
O/D
Must be pulled high with a 10-KΩ resistor to VCCP.
HSS_TXCLK1
The High-Speed Serial (HSS) transmit clock signal can be
configured as an input or an output. The clock can be a
frequency ranging from 512 KHz to 8.192 MHz. Used to
clock out the transmitted data. Configured as an input upon
Z
Z
I/O reset. Frame sync and Data can be selected to be generated
on the rising or falling edge of the transmit clock.
Should be pulled low with a 10-KΩ resistor when not being
utilized in the system.
HSS_RXFRAME1
Z
The High-Speed Serial (HSS) receive frame signal can be
configured as an input or an output to allow an external
source to be synchronized with the received data. Often
Z
I/O known as a Frame Sync signal. Configured as an input upon
reset.
Should be pulled low with a 10-KΩ resistor when not being
utilized in the system.
Receive data input. Can be sampled on the rising or falling
edge of the receive clock.
HSS_RXDATA1
Z
VI
I
Should be pulled low through a 10-KΩ resistor when not
being utilized in the system.
HSS_RXCLK1
The High-Speed Serial (HSS) receive clock signal can be
configured as an input or an output. The clock can be from
512 KHz to 8.192 MHz. Used to sample the received data.
Z
Z
I/O Configured as an input upon reset.
Should be pulled low with a 10-KΩ resistor when not being
utilized in the system.
1.
While PWRON_RESET_N is deasserted use Power On Reset column for the pin state.
2.
After deassertion of PWRON_RESET_N, and deassertion of RESET_IN_N, and assertion of
PLL_LOCK, all signals reflect the value shown in the RESET column.
†
For a legend of the Type codes, see Table 5 on page 33.
Datasheet
Document Number: 252479, Revision: 005
March 2005
39