English
Language : 

TLE4299_04 Datasheet, PDF (14/22 Pages) Infineon Technologies AG – 5-V Low Drop Fixed Voltage Regulator
TLE 4299
Reset
The power on reset feature is necessary for a defined start of the microprocessor when
switching on the application. For the reset delay time after the output voltage of the
regulator is above the reset threshold, the reset signal is set High again. The reset delay
time is defined by the reset delay capacitor CD at pin D.
The under-voltage reset circuitry supervises the output voltage. In case VQ decreases
below the reset threshold the reset output is set LOW after the reset reaction time. The
reset LOW signal is generated down to an output voltage VQ to 1 V. Both the reset
reaction time and the reset delay time is defined by the capacitor value.
The power on reset delay time is defined by the charging time of an external delay
capacitor CD.
CD = (td × ID) / ∆V
(1)
Definitions:
• CD = reset delay capacitor
• td = reset delay time
• ∆V = VUD, typical 1.8 V for power up reset
• ∆V = VUD - VLD, typical 1.35 V for undervoltage reset
• ID = charge current, typical 6.5 µA
For a delay capacitor CD = 100 nF the typical power on reset delay time is 28 ms.
The reset reaction time tRR is the time it takes the voltage regulator to set reset output
LOW after the output voltage has dropped below the reset threshold. It is typically 1 µs
for delay capacitor of 100 nF. For other values for CD the reaction time can be estimated
using the following equation:
tRR = 10 ns / nF × CD
(2)
Data Sheet
14
Rev. 1.1, 2004-01-01