English
Language : 

TLE6711 Datasheet, PDF (13/28 Pages) Infineon Technologies AG – Multifunctional Voltage Regulator and Watchdog
TLE 6711
Circuit Description
window lasts at minimum until the trigger process has occurred, at maximum tOW is
32 cycles.
A HIGH to LOW transition of the watchdog trigger signal on pin WDI is taken by a trigger.
To avoid wrong triggering due to parasitic glitches two HIGH samples followed by two
LOW samples (sample period tCYL) are decoded as a valid trigger. If a trigger signal
appears at the watchdog input pin WDI during the open window or a power up/down
occurs, the watchdog window signal is reset and a new closed window follows.
A reset is generated (RO goes LOW) if there is no trigger pulse during the open window
or if a pretrigger occurs during the closed window. This reset happens after 64 cycles
after the latest valid closed window start time and lasts for further 64 cycles.
The triggering is correct also, if the first three samples (two HIGH one LOW) of the trigger
pulse at pin WDI are inside the closed window and only the fourth sample (the second
LOW sample) is taken in the open window.
In addition to the microcontroller reset signal RO the device generates a system enable
signal at pin SEN. If RO is HIGH the system enable goes active HIGH with the first valid
watchdog trigger pulse at pin WDI. The SEN output goes LOW immediately if a
pretrigger, a missing trigger or a power down reset occurs.
Data Sheet V 2.22
13
2001-04-23