English
Language : 

TLE42994_14 Datasheet, PDF (13/36 Pages) Infineon Technologies AG – Extreme Low Current Consumption In ON State
4.3
Thermal Resistance
TLE42994
General Product Characteristics
Table 3 Thermal Resistance
Parameter
Symbol
Values
Unit Note / Test Condition
Number
Min. Typ. Max.
TLE42994G (PG-DSO-8)
Junction to Soldering Point1) RthJSP
–
Junction to Ambient1)
RthJA
–
Junction to Ambient1)
RthJA
–
Junction to Ambient1)
RthJA
–
Junction to Ambient1)
RthJA
–
–
60
113 –
185 –
142 –
136 –
K/W measured to pin 5
K/W FR4 2s2p board2)
P_4.3.1
P_4.3.2
K/W FR4 1s0p board, footprint P_4.3.3
only3)
K/W FR4 1s0p board, 300mm2 P_4.3.4
heatsink area on PCB3)
K/W FR4 1s0p board, 600mm2 P_4.3.5
heatsink area on PCB3)
TLE42994GM (PG-DSO-14)
Junction to Soldering Point1) RthJSP
–
Junction to Ambient1)
RthJA
–
Junction to Ambient1)
RthJA
–
–
30
63 –
112 –
K/W measured to all GND pins P_4.3.6
K/W FR4 2s2p board2)
P_4.3.7
K/W FR4 1s0p board, footprint P_4.3.8
only3)
Junction to Ambient1)
RthJA
–
73 –
K/W FR4 1s0p board, 300mm2 P_4.3.9
heatsink area on PCB3)
Junction to Ambient1)
RthJA
–
65 –
K/W FR4 1s0p board, 600mm2 P_4.3.10
heatsink area on PCB3)
TLE42994E (PG-SSOP-14 exposed pad)
Junction to Case1)
Junction to Ambient1)
Junction to Ambient1)
Junction to Ambient1)
Junction to Ambient1)
RthJC
–
RthJA
–
RthJA
–
RthJA
–
RthJA
–
10 –
47 –
140 –
63 –
53 –
K/W –
P_4.3.11
K/W FR4 2s2p board2)
P_4.3.12
K/W FR4 1s0p board, footprint P_4.3.13
only3)
K/W FR4 1s0p board, 300mm2 P_4.3.14
heatsink area on PCB3)
K/W FR4 1s0p board, 600mm2 P_4.3.15
heatsink area on PCB3)
1) not subject to production test, specified by design
2) Specified RthJA value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product
(Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm³ board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu).
Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
3) Specified RthJA value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product
(Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm3 board with 1 copper layer (1 x 70µm Cu).
Data Sheet
13
Rev. 1.2, 2014-07-03