English
Language : 

ICS9LPRS525_11 Datasheet, PDF (5/21 Pages) Integrated Device Technology – 56-pin CK505 for Intel Systems
ICS9LPRS525
PC MAIN CLOCK
Absolute Maximum Ratings - DC Parameters
PARAMETER
SYMBOL
CONDITIONS
Maximum Supply Voltage
VDDxxx
Supply Voltage
Maximum Supply Voltage
VDDxxx_IO
Low-Voltage Differential I/O Supply
Maximum Input Voltage
VIH
Minimum Input Voltage
VIL
Storage Temperature
Ts
3.3V Inputs
Any Input
-
Case Temperature
Tc
Input ESD protection
ESD prot
Human Body Model
1Guaranteed by design and characterization, not 100% tested in production.
2 Operation under these conditions is neither implied, nor guaranteed.
3 Maximum input voltage is not to exceed VDD
MIN
GND - 0.5
-65
2000
MAX
4.6
3.8
4.6
150
115
UNITS
V
V
V
V
°C
°C
V
Notes
7
7
4,5,7
4,7
4,7
4,7
6,7
Electrical Characteristics - Input/Supply/Common Output DC Parameters
PARAMETER
Ambient Operating Temp
Supply Voltage
Supply Voltage
Input High Voltage
Input Low Voltage
Low Threshold Input- High Voltage
Low Threshold Input- FSC = '1'
Voltage
Low Threshold Input- FSA,FSB = '1'
Voltage
Low Threshold Input-Low Voltage
PCI3/CFG0 Input
PCI3/CFG0 Input
PCI3/CFG0 Input
Input Leakage Current
Input Leakage Current
Output High Voltage
Output Low Voltage
Operating Supply Current
iAMT Mode Current
Powerdown Current
Input Frequency
Pin Inductance
Input Capacitance
Clk Stabilization
Tdrive_CR_off
Tdrive_CR_on
Tdrive_CPU
Tfall_SE
Trise_SE
SMBus Voltage
Low-level Output Voltage
Current sinking at VOLSMB = 0.4 V
SCLK/SDATA
Clock/Data Rise Time
SCLK/SDATA
Clock/Data Fall Time
Maximum SMBus Operating
Frequency
SYMBOL
Tambient
VDDxxx
VDDxxx_IO
VIHSE
VILSE
VIH_FS_TEST
VIH_FS_FSC
CONDITIONS
-
Supply Voltage
Low-Voltage Differential I/O Supply
Single-ended 3.3V inputs
Single-ended 3.3V inputs
3.3 V +/-5%
3.3 V +/-5%
VIH_FS_FSAB
VIL_FS
VIL_CFGHI
VIL_CFGMID
VIL_CFGLO
IIN
IINRES
VOHSE
VOLSE
IDDOP3.3
IDDOPIO
IDDiAMT3.3
IDDiAMTIO
IDDPD3.3
IDDPDIO
Fi
Lpin
CIN
COUT
CINX
TSTAB
TDRCROFF
TDRCRON
TDRSRC
TFALL
TRISE
VDD
VOLSMB
IPULLUP
TRI2C
TFI2C
FSMBUS
3.3 V +/-5%
3.3 V +/-5%
Optional input, 2.75V typ.
Optional input, 1.65V typ.
Optional input, 0.55V typ.
VIN = VDD , VIN = GND
Inputs with pull up or pull down resistors
VIN = VDD , VIN = GND
Single-ended outputs, IOH = -1mA
Single-ended outputs, IOL = 1 mA
Full Active, CL = Full load; Idd 3.3V
Full Active, CL = Full load; IDD IO
M1 mode, 3.3V Rail
M1 Mode, IO Rail
Power down mode, 3.3V Rail
Power down mode, IO Rail
VDD = 3.3 V
Logic Inputs
Output pin capacitance
X1 & X2 pins
From VDD Power-Up or de-assertion of PD to 1st
clock
Output stop after CR deasserted
Output run after CR asserted
CPU output enable after
PCI_STOP# de-assertion
Fall/rise time of all 3.3V control inputs from 20-80%
@ IPULLUP
SMB Data Pin
(Max VIL - 0.15) to
(Min VIH + 0.15)
(Min VIH + 0.15) to
(Max VIL - 0.15)
MIN
0
3.135
0.9975
2
VSS - 0.3
2
MAX UNITS
70
°C
3.465
V
3.465
V
VDD + 0.3 V
0.8
V
VDD + 0.3 V
0.7
1.5
V
0.7 VDD+0.3 V
VSS - 0.3 0.35
V
2.4 VDD+0.3 V
1.3
2
V
VSS - 0.3
0.9
V
-5
5
uA
-200
200
uA
2.4
V
0.4
V
115
mA
55
mA
36
mA
10
mA
5
mA
0.1
mA
15
MHz
7
nH
1.5
5
pF
6
pF
6
pF
1.8
ms
400
ns
0
us
10
ns
10
ns
10
ns
2.7
5.5
V
0.4
V
4
mA
1000
ns
300
ns
100
kHz
Notes
10
3
3
8
8
9, 10
9, 10
9, 10
2
1
1
10
10
IDTTM PC MAIN CLOCK
1484D—01/31/11
5