English
Language : 

IDT70V07S_13 Datasheet, PDF (1/19 Pages) Integrated Device Technology – HIGH-SPEED 3.3V 32K x 8 DUAL-PORT STATIC RAM
HIGH-SPEED 3.3V
32K x 8 DUAL-PORT
STATIC RAM
IDT70V07S/L
Features
◆ True Dual-Ported memory cells which allow simultaneous
access of the same memory location
◆ High-speed access
– Commercial: 25/35/55ns (max.)
– Industrial: 25/35ns (max.)
◆ Low-power operation
– IDT70V07S
Active: 300mW (typ.)
Standby: 3.3mW (typ.)
– IDT70V07L
Active: 300mW (typ.)
Standby: 660µW (typ.)
◆ Interrupt Flag
◆ IDT70V07 easily expands data bus width to 16 bits or more
using the Master/Slave select when cascading more than
one device
◆ M/S = VIH for BUSY output flag on Master
M/S = VIL for BUSY input on Slave
◆ On-chip port arbitration logic
◆ Full on-chip hardware support of semaphore signaling
between ports
◆ Fully asynchronous operation from either port
◆ TTL-compatible, single 3.3V (±0.3V) power supply
◆ Available in 68-pin PGA and PLCC, and a 80-pin TQFP
◆ Industrial temperature range (-40°C to +85°C) is available
for selected speeds
◆ Green parts available, see ordering information
Functional Block Diagram
OEL
CEL
R/WL
OER
CER
R/WR
I/O0L- I/O7L
BUSYL(1,2)
A14L
A0L
I/O
Control
I/O
Control
Address
Decoder
15
CEL
OEL
R/WL
MEMORY
ARRAY
15
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
SEML
INTL(2)
M/S
NOTES:
1. (MASTER): BUSY is output; (SLAVE): BUSY is input.
2. BUSY and INT outputs are non-tri-stated push-pull.
1
©2012 Integrated Device Technology, Inc.
Address
Decoder
I/O0R-I/O7R
,
BUSYR(1,2)
A14R
A0R
CER
OER
R/WR
SEMR
INTR(2)
2943 drw 01
JANUARY 2013
DSC 2943/9