English
Language : 

9DBU0741 Datasheet, PDF (8/17 Pages) Integrated Circuit Systems – slew rate for each output
9DBU0741 DATASHEET
Electrical Characteristics–Output Duty Cycle, Jitter, Skew and PLL Characteristics
TA = TAMB; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS NOTES
Duty Cycle Distortion
tDCD
Measured differentially, @100MHz
-1
-0.2
0.5
%
1,3
Skew, Input to Output
tpdBYP
Bypass Mode, VT = 50%
2400
2862
3700
ps
1
Skew, Output to Output
tsk3
VT = 50%
30
60
ps
1,4
Jitter, Cycle to cycle
tjcy c-cy c
Additive Jitter in Bypass Mode
0.1
5
ps
1,2
1 Guaranteed by design and characterization, not 100% tested in production.
2 Measured from differential waveform
3 Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode.
4 All outputs at default slew rate
Electrical Characteristics–Phase Jitter Parameters
TA = TAMB; Supply Voltages per normal operation conditions, See Test Loads for Loading Conditions
PARAMETER
SYMBOL
CONDITIONS
MIN
tjphPCIeG1
PCIe Gen 1
PCIe Gen 2 Lo Band
tjphPCIeG2
10kHz < f < 1.5MHz
PCIe Gen 2 High Band
1.5MHz < f < Nyquist (50MHz)
Additive Phase Jitter,
Bypass Mode
tjphPCIeG3
PCIe Gen 3
(PLL BW of 2-4MHz, CDR = 10MHz)
125MHz, 1.5MHz to 10MHz, -20dB/decade
tjphSGMIIM0
rollover < 1.5MHz, -40db/decade rolloff >
10MHz
125MHz, 12kHz to 20MHz, -20dB/decade
tjphSGMIIM1
rollover < 1.5MHz, -40db/decade rolloff >
10MHz
TYP
0.1
0.1
0.1
0.1
200
313
MAX
5
0.4
0.7
0.3
250
INDUSTRY
LIMIT UNITS Notes
N/A ps (p-p) 1,2,3,5
N/A
ps 1,2,3,4,
(rms)
5
N/A
ps 1,2,3,4
(rms)
N/A
ps
(rms)
1,2,3,4
N/A
fs
1,6
(rms)
350
N/A
fs
(rms)
1,6
1Guaranteed by design and characterization, not 100% tested in production.
2 See http://www.pcisig.com for complete specs
3 Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.
4 For RMS figures, additive jitter is calculated by solving the following equation: Additive jitter = SQRT[(total jitter)^2 - (input jitter)^2]
5 Driven by 9FGV0831 or equivalent
6 Rohde&Schwarz SMA100
7 O/P 1.5V PCIE GEN1-2-3 FAN-OUT BUFFER W/ZO=100OHMS
8
REVISION C 04/22/15