English
Language : 

ICS8533-01 Datasheet, PDF (2/13 Pages) Integrated Circuit Systems – LOW SKEW, 1-TO-4 DIFFERENTIAL-TO-3.3V LVPECL FANOUT BUFFER
Integrated
Circuit
Systems, Inc.
ICS8533-01
LOW SKEW, 1-TO-4
DIFFERENTIAL-TO-3.3V LVPECL FANOUT BUFFER
TABLE 1. PIN DESCRIPTIONS
Number
Name
Type
Description
1
VEE
Power
Negative supply pin. Connect to ground.
Synchronizing clock enable. When HIGH, clock outputs follow clock
2
CLK_EN
Input
Pullup input. When LOW, Q outputs are forced low, nQ outputs are forced
high. LVCMOS / LVTTL interface levels.
Clock select input. When HIGH, selects differential PCLK, nPCLK
3
CLK_SEL
Input Pulldown inputs. When LOW, selects CLK, nCLK inputs.
LVCMOS / LVTTL interface levels.
4
CLK
Input Pulldown Non-inverting differential clock input.
5
nCLK
Input
Pullup Inverting differential clock input.
6
PCLK
Input Pulldown Non-inverting differential LVPECL clock input.
7
nPCLK
Input
Pullup Inverting differential LVPECL clock input.
8, 9
nc
Unused
No connect.
10, 13, 18
11, 12
VCC
nQ3, Q3
Power
Output
Positive supply pins. Connect to 3.3V.
Differential output pair. LVPECL interface levels.
14, 15
nQ2, Q2
Output
Differential output pair. LVPECL interface levels.
16, 17
nQ1, Q1
Output
Differential output pair. LVPECL interface levels.
19, 20
nQ0, Q0
Output
Differential output pair. LVPECL interface levels.
NOTE: Pullup and Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.
TABLE 2. PIN CHARACTERISTICS
Symbol
CIN
RPULLUP
RPULLDOWN
Parameter
CLK, nCLK
Input Capacitance PCLK, nPCLK
CLK_EN, CLK_SEL
Input Pullup Resistor
Input Pulldown Resistor
Test Conditions
Minimum Typical Maximum Units
4
pF
4
pF
4
pF
51
KΩ
51
KΩ
8533AG-01
www.icst.com/products/hiperclocks.html
2
REV. B JULY 16, 2001