English
Language : 

HMN5128D Datasheet, PDF (6/9 Pages) Hanbit Electronics Co.,Ltd – Non-Volatile SRAM MODULE 4Mbit (512K x 8-Bit),32Pin-DIP, 5V
HANBit
HMN5128D
POWER-DOWN/POWER-UP CYCLE (TA= TOPR, VCC=5V)
PARAMETER
SYMBOL
CONDITIONS
MIN
VCC slew, 4.75 to 4.25V
tPF
300
VCC slew, 4.75 to VSO
tFS
10
VCC slew, VSO to VPFD
(max)
tPU
0
Time during which SRAM
Chip enable recovery time
is write-protected after
tCER
VCC
40
passes VPFD on power-up.
Data-retention time in
tDR
TA = 25℃
10
Absence of VCC
Write-protect time
Delay after VCC slews
down
tWPT
past VPFD before SRAM is
40
Write-protected.
TYP.
-
-
-
MAX
-
-
-
UNIT
㎲
㎲
㎲
80
120
ms
-
-
years
100
150
㎲
TIMING WAVEFORM
- READ CYCLE NO.1 (Address Access)*1,2
Address
DOUT
tRC
tACC
tOH
Previous Data Valid
- READ CYCLE NO.2 (/CE Access)*1,3,4
tRC
/CE
DOUT
tACE
tCLZ
High-Z
Data Valid
tCHZ
High-Z
URL : www.hbe.co.kr
Rev. 0.0 (April, 2002)
6
HANBit Electronics Co.,Ltd