English
Language : 

MB15F08SL Datasheet, PDF (13/27 Pages) Fujitsu Component Limited. – Dual Serial Input PLL Frequency Synthesizer
s PHASE COMPARATOR OUTPUT WAVEFORM
frTX/RX
fpTX/RX
tWU
tWL
LD
(FC bit = High)
H
DOTX/RX
Z
L
(FC bit = Low)
DOTX/RX
Z
MB15F08SL
LD Output Logic Table
TX-PLL section
Locking state/Power saving state
Locking state/Power saving state
Unlocking state
Unlocking state
RX-PLL section
Locking state/Power saving state
Unlocking state
Locking state/Power saving state
Unlocking state
LD output
H
L
L
L
Notes: • Phase error detection range = –2π to +2π
• Pulses on DoTX/RX signals are output to prevent dead zone.
• LD output becomes low when phase error is tWU or more.
• LD output becomes high when phase error is tWL or less and continues to be so for three cycles or more.
• tWU and tWL depend on OSCin input frequency as follows.
tWU > 2/fosc: i. e. tWU > 156.3 ns when foscin = 12.8 MHz
tWU < 4/fosc: i. e. tWL < 312.5 ns when foscin = 12.8 MHz
13