English
Language : 

SEP04G72G1AH2MT-30R Datasheet, PDF (7/16 Pages) List of Unclassifed Manufacturers – 4GB DDR2 . SDRAM registered DIMM
Data Sheet
Rev.1.2 14.02.2014
IDD Specifications and Conditions
(0°C ≤ TCASE ≤ + 85°C ; VDDQ = +1.8V ± 0.1V, VDD = +1.8V ± 0.1V)
Parameter
& Test Condition
OPERATING CURRENT *) :
One device bank Active-Precharge;
tRC= tRC (IDD); tCK = tCK (IDD); CKE is HIGH, CS# is HIGH
between valid commands;
DQ inputs changing once per clock cycle; Address and control
inputs changing once every two clock cycles
OPERATING CURRENT :*)
One device bank; Active-Read-Precharge;
IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0;
tCK = tCK (IDD), tRC= tRC (IDD), tRAS = tRAS MIN (IDD),
tRCD = tRCD (IDD); CKE is HIGH, CS# is HIGH between valid
commands; Address inputs changing once every two clock
cycles; Data Pattern is same as IDD4W
PRECHARGE POWER-DOWN CURRENT:
All device banks idle; Power-down mode;
tCK = tCK (IDD); CKE is LOW; All Control and Address bus inputs
are not changing; DQ’s are floating at VREF
PRECHARGE QUIET STANDBY CURRENT:
All device banks idle;
tCK = tCK (IDD); CKE is HIGH, CS# is HIGH;
All Control and Address bus inputs are not changing; DQ’s are
floating at VREF
PRECHARGE STANDBY CURRENT:
All device banks idle;
tCK = tCK (IDD); CKE is HIGH, CS# is HIGH;
All other Control and Address bus inputs are changing once
every two clock cycles; DQ inputs changing once per clock
cycle
ACTIVE POWER-DOWN
CURRENT:
Fast PDN Exit
MR[12] = 0
All device banks open; tCK = tCK
(IDD); CKE is LOW; All Control and
Slow PDN Exit
MR[12] = 1
Address bus inputs are not
changing; DQ’s are floating at
VREF
ACTIVE STANDBY CURRENT:
All device banks open; tCK = tCK (IDD),
tRAS = tRAS MAX (IDD), tRP = tRP (IDD);
CKE is HIGH, CS# is HIGH between valid commands;
All other Control and Address bus inputs are changing once
every two clock cycles; DQ inputs changing once per clock
cycle
OPERATING READ CURRENT:
All device banks open, Continuous burst reads; One module
rank active; IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0; tCK = tCK
(IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD); CKE is HIGH, CS# is
HIGH between valid commands; Address bus inputs are
changing once every two clock cycles; DQ inputs changing
once per clock cycle
Symbol
IDD0
max.
6400-CL6 5300-CL5
1296
1206
Unit
mA
IDD1
1476
1386 mA
IDD2P
252
252
mA
IDD2Q
864
864
mA
IDD2N
1008
864
mA
IDD3P
720
540
mA
360
360
IDD3N
1188
1080 mA
IDD4R
2286
2106 mA
Swissbit AG
Industriestrasse 4
CH-9552 Bronschhofen
Fon: +41 (0) 71 913 03 03
Fax: +41 (0) 71 913 03 15
www.swissbit.com
eMail: info@swissbit.com
Page 7
of 16