English
Language : 

SI5013 Datasheet, PDF (9/24 Pages) List of Unclassifed Manufacturers – OC-12/3, STM-4/1 SONET/SDH CDR IC WITH LIMITING AMPLIFIER
Si5013
Table 4. AC Characteristics (PLL Characteristics)
(VDD = 3.3 V ±5%, TA = –40 to 85 °C)
Parameter
Symbol
Test Condition
Min Typ Max Unit
Jitter Tolerance
(OC-12 Mode)*
JTOL(PP)
f = 30 Hz
f = 300 Hz
60
—
6
—
—
UIPP
—
UIPP
f = 25 kHz
4
—
—
UIPP
f = 250 kHz
0.4
—
—
UIPP
Jitter Tolerance
(OC-3 Mode)*
JTOL(PP)
f = 30 Hz
f = 300 Hz
60
—
6
—
—
UIPP
—
UIPP
f = 6.5 kHz
4
—
—
UIPP
RMS Jitter Generation*
f = 65 kHz
0.4
—
—
UIPP
JGEN(rms) with no jitter on serial data —
2.3
4.0 mUI
Peak-to-Peak Jitter Generation*
JGEN(PP) with no jitter on serial data
—
20
45
mUI
Jitter Transfer Bandwidth*
JBW
OC-12 Mode
—
—
500 kHz
OC-3 Mode
—
—
130 kHz
Jitter Transfer Peaking*
Acquisition Time—OC-12
(Reference clock applied)
JP
—
0.03
0.1
dB
TAQ
After falling edge of
—
1.5
2
ms
PWRDN/CAL
From the return of valid
—
60
—
µs
data
Acquisition Time—OC-12
(Reference-less operation)
TAQ
After falling edge of
—
4.0
12
ms
PWRDN/CAL
From the return of valid
—
13
—
ms
data
Reference Clock Range
See "4.4.Operation With-
out an External Refer-
ence" on page 12.
155.5
77.76
19.44
MHz
Input Reference Clock Frequency
Tolerance
CTOL
–500
—
500 ppm
Frequency Difference at which
Receive PLL goes out of Lock
(REFCLK compared to the divided
down VCO clock)
—
±650
—
ppm
*Note: As defined in Bellcore specifications: GR-253-CORE, Issue 3, September 2000. Using PRBS 223 – 1 data pattern.
Rev. 1.4
9