English
Language : 

ICS94222 Datasheet, PDF (7/19 Pages) List of Unclassifed Manufacturers – Programmable System Frequency Generator for PII/III™
ICS94222
Advance Information
Byte 1: CPU, Active/Inactive Register
(1= enable, 0 = disable)
BIT
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
PIN#
-
-
-
-
46
49
51
52
PWD
DESCRIPTION
1 Reserved
1 Reserved
1 Reserved
1 Reserved
1 SDRAM_F (Act/Inact)
1 CPUCLK1 (Act/Inact)
1 CPUCLK0 (Act/Inact)
1 CPUCLK_F (Act/Inact)
Byte 3: SDRAM, Active/Inactive Register
(1= enable, 0 = disable)
BIT
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
PIN#
-
-
29
30
33, 32,
25, 24
22, 21,
19, 18
39, 38,
36, 35
44, 43,
41, 40
PWD
DESCRIPTION
1 Reserved
1 Reserved
1 48MHz (Act/Inact)
1 24MHz (Act/Inact)
1 SDRAM (15:12) (Act/Inact)
1 SDRAM (11:8) (Act/Inact)
1 SDRAM (7:4) (Act/Inact)
1 SDRAM (3:0) (Act/Inact)
Byte 5: Peripheral , Active/Inactive Register
(1= enable, 0 = disable)
BIT
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
PIN#
-
-
54
55
-
-
2
3
PWD
DESCRIPTION
1 Reserved
X Latched FS2#
1 IOAPIC_F (Act/Inact)
1 IOAPIC0 (Act/Inact)
1 Reserved
1 Reserved
1 REF1 (Act/Inact)
1 REF0 (Act/Inact)
This document is confidential and should not be released
without written consent from ICS.
Byte 2: PCI, Active/Inactive Register
(1= enable, 0 = disable)
BIT
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
PIN#
-
8
16
14
13
12
11
9
PWD
DESCRIPTION
1 Reserved
1 PCICLKF (Act/Inact)
1 PCICLK5 (Act/Inact)
1 PCICLK4 (Act/Inact)
1 PCICLK3 (Act/Inact)
1 PCICLK2 (Act/Inact)
1 PCICLK1 (Act/Inact)
1 PCICLK0 (Act/Inact)
Byte 4: Reserved , Active/Inactive Register
(1= enable, 0 = disable)
BIT
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
PIN#
-
-
-
-
-
-
-
-
PWD
X
1
1
X
1
1
X
1
DESCRIPTION
Latched FS0#
Reserved
Reserved
Latched FS1#
Reserved
Reserved
Latched FS3#
Reserved
Byte 6: Peripheral , Active/Inactive Register
(1= enable, 0 = disable)
BIT PIN# PWD
DESCRIPTION
Bit7 -
0 Reserved (Note)
Bit6 -
0 Reserved (Note)
Bit5 -
0 Reserved (Note)
Bit4 -
0 Reserved (Note)
Bit3 -
0 Reserved (Note)
Bit2 -
1 Reserved (Note)
Bit1 -
1 Reserved (Note)
Bit0 -
0 Reserved (Note)
Note: This is an unused register writing to this register will not
affect device performance or functinality.
Notes:
1. Inactive means outputs are held LOW and are disabled
from switching.
2. Latched Frequency Selects (FS#) will be inverted logic
load of the input frequency select pin conditions.
7