English
Language : 

NT256D64S88AAG Datasheet, PDF (3/15 Pages) List of Unclassifed Manufacturers – 184pin One Bank Unbuffered DDR SDRAM MODULE
NT256D64S88AAG
256MB : 32M x 64
PC2100 / PC1600 Unbuffered DIMM
Input/Output Functional Description
Symbol
CK0, CK1, CK2
CK0, CK1, CK2
CKE0
S0
RAS, CAS, WE
VREF
VDDQ
BA0, BA1
A0 - A9
A10/AP
A11, A12
DQ0 - DQ63
DQS0 - DQS7
DQS9 - DQS16
VDD, VSS
SA0 – SA2
SDA
SCL
V DDSPD
Type Polarity
Function
Positive The positive line of the differential pair of system clock inputs. All the DDR SDRAM
(SSTL) Edge address and control inputs are sampled on the rising edge of their associated clocks.
Negative
(SSTL)
The negative line of the differential pair of system clock inputs.
Edge
(SSTL)
Activates the SDRAM CK signal when high and deactivates the CK signal when low. By
Active
High deactivating the clocks, CKE low initiates the Power Down mode, or the Self-Refresh
mode.
(SSTL)
(SSTL)
Supply
Active
Low
Active
Low
Enables the associated SDRAM command decoder when low and disables the command
decoder when high. When the command decoder is disabled, new commands are ignored
but previous operations continue.
When sampled at the positive rising edge of the clock, RAS, CAS, WE define the operation
to be executed by the SDRAM.
Reference voltage for SSTL-2 inputs
Supply
(SSTL)
Isolated power supply for the DDR SDRAM output buffers to provide improved noise
immunity
- Selects which SDRAM bank is to be active.
During a Bank Activate command cycle, A0-A12 defines the row address (RA0-RA12)
when sampled at the rising clock edge.
During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9)
when sampled at the rising clock edge. In addition to the column address, AP is used to
(SSTL)
- invoke Auto-precharge operation at the end of the Burst Read or Write cycle. If AP is high,
auto-precharge is selected and BA0/BA1 define the bank to be precharged. If AP is low,
auto-precharge is disabled.
During a Precharge command cycle, AP is used in conjunction with BA0/BA1 to control
which bank(s) to precharge. If AP is high all 4 banks will be precharged regardless of the
state of BA0/BA1. If AP is low, then BA0/BA1 are used to define which bank to pre-charge.
(SSTL)
- Data and Check Bit input/output pins operate in the same manner as on conventional
DRAMs.
(SSTL)
Supply
Active
High
Data strobes: Output with read data, input with write data. Edge aligned with read data,
centered on write data. Used to capture write data.
Power and ground for the DDR SDRAM input buffers and core logic
-
Address inputs. Connected to either VDD or VSS on the system board to configure the
Serial Presence Detect EEPROM address.
- This bi-directional pin is used to transfer data into or out of the SPD EEPROM. A resistor
must be connected from the SDA bus line to V DD to act as a pullup.
Supply
- This signal is used to clock data into and out of the SPD EEPROM. A resistor may be
connected from the SCL bus time to V DD to act as a pullup.
Serial EEPROM positive power supply.
REV 1.1
08/2002
3
© NANYA TECHNOLOGY CORP.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.