English
Language : 

EN25QH32A Datasheet, PDF (54/63 Pages) Eon Silicon Solution Inc. – 32 Megabit Serial Flash Memory with 4Kbyte Uniform Sector
EN25QH32A
Table 15. AC Characteristics
(Ta = - 40°C to 85°C; VCC = 2.7-3.6V)
Symbol Alt
Parameter
Serial Clock Frequency for:
FAST_READ, QPP, PP, SE, HBE, BE, DP, RES,
FR
fC
WREN, WRDI, WRSR, RDSR
Serial Clock Frequency for:
RDID, Dual Output Fast Read and Quad I/O Fast
Read
fR
tCH 1
tCL1
tCLCH2
tCHCL 2
Serial Clock Frequency for READ
Serial Clock High Time
Serial Clock Low Time
Serial Clock Rise Time (Slew Rate)
Serial Clock Fall Time (Slew Rate)
tSLCH
tCSS CS# Active Setup Time (Relative to CLK)
tCHSH
CS# Active Hold Time (Relative to CLK)
tSHCH
CS# Not Active Setup Time (Relative to CLK)
tCHSL
CS# Not Active Hold Time (Relative to CLK)
tSHSL
tCSH
CS# High Time for read
CS# High Time for program/erase
tSHQZ 2
tDIS Output Disable Time
tCLQX
tHO Output Hold Time
tDVCH
tDSU Data In Setup Time
tCHDX
tDH Data In Hold Time
tHLCH
HOLD# Low Setup Time ( relative to CLK )
tHHCH
HOLD# High Setup Time ( relative to CLK )
tCHHH
HOLD# Low Hold Time ( relative to CLK )
tCHHL
tHLQZ 2
tHHQX 2
HOLD# High Hold Time ( relative to CLK )
tHZ HOLD# Low to High-Z Output
tLZ HOLD# High to Low-Z Output
tCLQV
tV
Output Valid from CLK for 30 pF
Output Valid from CLK for 15 pF
tWHSL3
tSHWL3
tDP 2
tRES1 2
tRES2 2
tW
tPP
tSE
tHBE
tBE
tCE
Write Protect Setup Time before CS# Low
Write Protect Hold Time after CS# High
CS# High to Deep Power-down Mode
CS# High to Standby Mode without Electronic
Signature read
CS# High to Standby Mode with Electronic
Signature read
Write Status Register Cycle Time
Page Programming Time
Sector Erase Time
32KB Block Erase Time
64KB Block Erase Time
Chip Erase Time
Min
D.C.
D.C.
D.C.
4
4
0.1
0.1
5
5
5
5
7
30
-
0
2
5
5
5
5
5
-
20
100
-
-
-
-
-
-
-
-
-
Typ
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
2
0.6
0.03
0.1
0.2
12
Max
Unit
104
MHz
104
MHz
50
MHz
-
ns
-
ns
-
V / ns
-
V / ns
-
ns
-
ns
-
ns
-
ns
-
ns
ns
6
ns
-
ns
-
ns
-
ns
ns
ns
ns
ns
6
ns
6
ns
8
6
ns
-
ns
-
ns
3
µs
3
µs
1.8
µs
15
ms
3
ms
0.3
s
0.8
s
1
s
50
s
tSR
Software Reset WIP = write operation
-
-
28
µs
Latency
WIP = not in write operation
-
-
0
µs
Note: 1. tCH + tCL must be greater than or equal to 1/ fC
2. Value guaranteed by characterization, not 100% tested in production.
3. Only applicable as a constraint for a Write status Register instruction when Status Register Protect Bit is set at 1.
This Data Sheet may be revised by subsequent versions
54
or modifications due to changes in technical specifications.
©2013 Eon Silicon Solution, Inc.,
Rev. A, Issue Date: 2013/11/25
www.eonssi.com