English
Language : 

CY8C24994 Datasheet, PDF (19/46 Pages) Cypress Semiconductor – PSoC® Programmable System-on-Chip™
CY8C24094, CY8C24794
CY8C24894, CY8C24994
9.4 Register Map Bank 1 Table: Configuration Space
Name
Addr (1,Hex) Access
Name
PRT0DM0
00
RW
PMA0_WA
PRT0DM1
01
RW
PMA1_WA
PRT0IC0
02
RW
PMA2_WA
PRT0IC1
03
RW
PMA3_WA
PRT1DM0
04
RW
PMA4_WA
PRT1DM1
05
RW
PMA5_WA
PRT1IC0
06
RW
PMA6_WA
PRT1IC1
07
RW
PMA7_WA
PRT2DM0
08
RW
PRT2DM1
09
RW
PRT2IC0
0A
RW
PRT2IC1
0B
RW
PRT3DM0
0C
RW
PRT3DM1
0D
RW
PRT3IC0
0E
RW
PRT3IC1
0F
RW
PRT4DM0
10
RW
PMA0_RA
PRT4DM1
11
RW
PMA1_RA
PRT4IC0
12
RW
PMA2_RA
PRT4IC1
13
RW
PMA3_RA
PRT5DM0
14
RW
PMA4_RA
PRT5DM1
15
RW
PMA5_RA
PRT5IC0
16
RW
PMA6_RA
PRT5IC1
17
RW
PMA7_RA
18
19
1A
1B
PRT7DM0
1C
RW
PRT7DM1
1D
RW
PRT7IC0
1E
RW
PRT7IC1
1F
RW
DBB00FN
20
RW
CLK_CR0
DBB00IN
21
RW
CLK_CR1
DBB00OU
22
RW
ABF_CR0
23
AMD_CR0
DBB01FN
24
RW
CMP_GO_EN
DBB01IN
25
RW
DBB01OU
26
RW
AMD_CR1
27
ALT_CR0
DCB02FN
28
RW
DCB02IN
29
RW
DCB02OU
2A
RW
2B
DCB03FN
2C
RW
TMP_DR0
DCB03IN
2D
RW
TMP_DR1
DCB03OU
2E
RW
TMP_DR2
2F
TMP_DR3
30
ACB00CR3
31
ACB00CR0
32
ACB00CR1
33
ACB00CR2
34
ACB01CR3
35
ACB01CR0
36
ACB01CR1
37
ACB01CR2
38
39
3A
3B
3C
3D
3E
3F
Blank fields are Reserved and should not be accessed.
Addr (1,Hex)
40
41
42
43
44
45
46
47
48
49
4A
4B
4C
4D
4E
4F
50
51
52
53
54
55
56
57
58
59
5A
5B
5C
5D
5E
5F
60
61
62
63
64
65
66
67
68
69
6A
6B
6C
6D
6E
6F
70
71
72
73
74
75
76
77
78
79
7A
7B
7C
7D
7E
7F
Access
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Name
Addr (1,Hex)
ASC10CR0
80
ASC10CR1
81
ASC10CR2
82
ASC10CR3
83
ASD11CR0
84
ASD11CR1
85
ASD11CR2
86
ASD11CR3
87
88
89
8A
8B
8C
8D
8E
8F
90
ASD20CR1
91
ASD20CR2
92
ASD20CR3
93
ASC21CR0
94
ASC21CR1
95
ASC21CR2
96
ASC21CR3
97
98
99
9A
9B
9C
9D
9E
9F
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
AA
AB
AC
AD
AE
AF
RDI0RI
B0
RDI0SYN
B1
RDI0IS
B2
RDI0LT0
B3
RDI0LT1
B4
RDI0RO0
B5
RDI0RO1
B6
B7
B8
B9
BA
BB
BC
BD
BE
BF
# Access is bit specific.
Access
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
Name
USBIO_CR2
USB_CR1
EP1_CR0
EP2_CR0
EP3_CR0
EP4_CR0
GDI_O_IN
GDI_E_IN
GDI_O_OU
GDI_E_OU
MUX_CR0
MUX_CR1
MUX_CR2
MUX_CR3
OSC_GO_EN
OSC_CR4
OSC_CR3
OSC_CR0
OSC_CR1
OSC_CR2
VLT_CR
VLT_CMP
IMO_TR
ILO_TR
BDG_TR
ECO_TR
MUX_CR4
MUX_CR5
CPU_F
DAC_CR
CPU_SCR1
CPU_SCR0
Addr (1,Hex) Access
C0
RW
C1
#
C4
#
C5
#
C6
#
C7
#
C8
C9
CA
CB
CC
CD
CE
CF
D0
RW
D1
RW
D2
RW
D3
RW
D4
D5
D6
D7
D8
RW
D9
RW
DA
RW
DB
RW
DC
DD
RW
DE
RW
DF
RW
E0
RW
E1
RW
E2
RW
E3
RW
E4
R
E5
E6
E7
E8
W
E9
W
EA
RW
EB
W
EC
RW
ED
RW
EE
EF
F0
F1
F2
F3
F4
F5
F6
F7
RL
F8
F9
FA
FB
FC
FD
RW
FE
#
FF
#
Document Number: 38-12018 Rev. *L
Page 19 of 46
[+] Feedback