English
Language : 

CY7C1511KV18_09 Datasheet, PDF (15/31 Pages) Cypress Semiconductor – 72-Mbit QDR II SRAM 4-Word Burst Architecture
CY7C1511KV18, CY7C1526KV18
CY7C1513KV18, CY7C1515KV18
TAP Controller State Diagram
The state diagram for the TAP controller follows.[11]
1
TEST-LOGIC
RESET
0
0
TEST-LOGIC/
1
IDLE
SELECT
1
DR-SCAN
0
1
CAPTURE-DR
0
SHIFT-DR
0
1
1
EXIT1-DR
0
PAUSE-DR
0
1
0
EXIT2-DR
1
UPDATE-DR
1
0
1
SELECT
IR-SCAN
0
1
CAPTURE-IR
0
SHIFT-IR
0
1
1
EXIT1-IR
0
PAUSE-IR
0
1
0
EXIT2-IR
1
UPDATE-IR
1
0
Note
11. The 0/1 next to each state represents the value at TMS at the rising edge of TCK.
Document Number: 001-00435 Rev. *G
Page 15 of 31
[+] Feedback