English
Language : 

CY2SSTV857-27 Datasheet, PDF (1/9 Pages) SpectraLinear Inc – Differential Clock Buffer/Driver DDR333/PC2700-Compliant
Features
• Operating frequency: 60 MHz to 200 MHz
• Supports 266, 333-MHz DDR SDRAM
• 10 differential outputs from 1 differential input
• Spread-Spectrum-compatible
• Low jitter (cycle-to-cycle): < 75
• Very low skew: < 100 ps
• Power management control input
• High-impedance outputs when input clock < 10 MHz
• 2.5V operation
• Pin-compatible with CDC857-2 and -3
• 48-pin TSSOP package
• Industrial temp. of –40° to +85°C
• Conforms to JEDEC DDR specification
CY2SSTV857-27
Differential Clock Buffer/Driver
DDR333/PC2700-Compliant
Description
The CY2SSTV857-27 is a high-performance, low-skew,
low-jitter zero-delay buffer designed to distribute differential
clocks in high-speed applications. The CY2SSTV857-27
generates ten differential pair clock outputs from one differ-
ential pair clock input. In addition, the CY2SSTV857-27
features differential feedback clock outputs and inputs. This
allows the CY2SSTV857-27 to be used as a zero-delay buffer.
When used as a zero-delay buffer in nested clock trees, the
CY2SSTV857-27 locks onto the input reference and translates
with near-zero delay to low-skew outputs.
Block Diagram
PD# 37
AVDD 16
Test and
Powerdown
Logic
CLK 13
CLK# 14
F B IN 36
F B IN # 35
PLL
Pin Configuration
3 Y0
2 Y0#
5 Y1
6 Y1#
10 Y2
9 Y2#
20 Y3
19 Y3#
22 Y4
23 Y4#
46 Y5
47 Y5#
44 Y6
43 Y6#
VSS
1
Y0#
2
Y0
3
VDDQ
4
Y1
5
Y1#
6
VSS
7
VSS
8
Y2#
9
Y2
10
VDDQ
11
VDDQ
12
CLK
13
C LK #
14
39 Y7
40 Y7#
VDDQ
15
AVDD
16
29 Y8
30 Y8#
AVSS
17
VSS
18
27 Y9
26 Y9#
Y3#
19
Y3
20
VDDQ
21
32 FBOUT
Y4
22
33 FBOUT#
Y4#
23
VSS
24
48
VSS
47
Y5#
46
Y5
45
VDDQ
44
Y6
43
Y6#
42
VSS
41
VSS
40
Y7#
39
Y7
38
VDDQ
37
PD#
36
F B IN
35
F B IN #
34
VDDQ
33
FBOUT#
32
FBOUT
31
VSS
30
Y8#
29
Y8
28
VDDQ
27
Y9
26
Y9#
25
VSS
Cypress Semiconductor Corporation • 3901 North First Street • San Jose, CA 95134 • 408-943-2600
Document #: 38-07464 Rev. *G
Revised January 25, 2005