English
Language : 

EP4CE6E22I7 Datasheet, PDF (2/14 Pages) Altera Corporation – 1. Cyclone IV FPGA Device Family Overview
1–2
Chapter 1: Cyclone IV FPGA Device Family Overview
Cyclone IV Device Family Features
■ Cyclone IV GX devices offer up to eight high-speed transceivers that provide:
■ Data rates up to 3.125 Gbps
■ 8B/10B encoder/decoder
■ 8-bit or 10-bit physical media attachment (PMA) to physical coding sublayer
(PCS) interface
■ Byte serializer/deserializer (SERDES)
■ Word aligner
■ Rate matching FIFO
■ TX bit slipper for Common Public Radio Interface (CPRI)
■ Electrical idle
■ Dynamic channel reconfiguration allowing you to change data rates and
protocols on-the-fly
■ Static equalization and pre-emphasis for superior signal integrity
■ 150 mW per channel power consumption
■ Flexible clocking structure to support multiple protocols in a single transceiver
block
■ Cyclone IV GX devices offer dedicated hard IP for PCI Express (PIPE) (PCIe)
Gen 1:
■ ×1, ×2, and ×4 lane configurations
■ End-point and root-port configurations
■ Up to 256-byte payload
■ One virtual channel
■ 2 KB retry buffer
■ 4 KB receiver (Rx) buffer
■ Cyclone IV GX devices offer a wide range of protocol support:
■ PCIe (PIPE) Gen 1 ×1, ×2, and ×4 (2.5 Gbps)
■ Gigabit Ethernet (1.25 Gbps)
■ CPRI (up to 3.072 Gbps)
■ XAUI (3.125 Gbps)
■ Triple rate serial digital interface (SDI) (up to 2.97 Gbps)
■ Serial RapidIO (3.125 Gbps)
■ Basic mode (up to 3.125 Gbps)
■ V-by-One (up to 3.0 Gbps)
■ DisplayPort (2.7 Gbps)
■ Serial Advanced Technology Attachment (SATA) (up to 3.0 Gbps)
■ OBSAI (up to 3.072 Gbps)
Cyclone IV Device Handbook,
Volume 1
November 2011 Altera Corporation