English
Language : 

U6264AS1A07 Datasheet, PDF (1/8 Pages) Zentrum Mikroelektronik Dresden AG – Automotive 8K x 8 SRAM
U6264ASA07
Automotive 8K x 8 SRAM
Features
F 8192 x 8 bit static CMOS RAM
F 70 ns Access Time
F Common data inputs and outputs
F Three-state outputs
F Typ. operating supply current:
30 mA
F TTL/CMOS-compatible
F Automatic reduction of power
dissipation in long Read or Write
cycles
F Power supply voltage 5 V
F Operating temperature ranges
F -40 to 125 °C
Quality assessment according to
CECC 90000, CECC 90100 and
F CECC 90111
ESD protection > 2000 V
(MIL STD 883C M3015.7)
F Latch-up immunity > 100 mA
F Packages: SOP28 (300 mil)
SOP28 (330 mil)
Description
The U6264ASA07 is a static RAM
manufactured using a CMOS pro-
cess technology with the following
operating modes:
- Read
- Standby
- Write
- Data Retention
The memory array is based on a
6-transistor cell.
The circuit is activated by the rising
edge of E2 (at E1 = L), or the falling
edge of E1 (at E2 = H). The
address and control inputs open
simultaneously. According to the
information of W and G, the data
inputs, or outputs, are active.
During the active state (E1 = L and
E2 = H), each address change
leads to a new Read or Write cycle.
In a Read cycle, the data outputs
are activated by the falling edge of
G, afterwards the data word read
will be available at the outputs
DQ0 - DQ7. After the address
change, the data outputs go High-Z
until the new read information is
available. The full CMOS data out-
puts have no preferred state. If the
memory is driven by CMOS levels
in the active state, and if there is no
change of the address, data input
and control signals W or G, the ope-
rating current (at IO = 0 mA) drops
to the value of the operating current
in the Standby mode. The Read
cycle is finished by the falling edge
of E2 or W, or by the rising edge of
E1, respectively.
Data retention is guaranteed down
to 2 V. With the exception of E2, all
inputs consist of NOR gates, so that
no pull-up/pull-down resistors are
required. This gate circuit allows to
achieve low power standby require-
ments by activation with TTL-levels
too.
If the circuit is inactivated by E2 = L,
the standby current (TTL) drops to
150 µA typ.
Pin Configuration
n.c.
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
28
2
27
3
26
4
25
5
24
6
23
7 SOP 22
8
21
9
20
10
19
11
18
12
17
13
16
14
15
Top View
VCC
W (WE)
E2 (CE2)
A8
A9
A11
G (OE)
A10
E1 (CE1)
DQ7
DQ6
DQ5
DQ4
DQ3
December 12, 1997
Pin Description
Signal Name
A0 - A12
DQ0 - DQ7
E1
E2
G
W
VCC
VSS
n.c.
Signal Description
Address Inputs
Data In/Outputs
Chip Enable 1
Chip Enable 2
Output Enable
Read/Write Enable
Power Supply Voltage
Ground
not connected
1