English
Language : 

X25F064 Datasheet, PDF (2/16 Pages) Xicor Inc. – SerialFlash™ Memory With Block LockTM Protection
X25F064/032/016/008
PIN DESCRIPTIONS
Serial Output (SO)
SO is a push-pull serial data output pin. During a read
cycle, data is shifted out on this pin. Data is clocked out
by the falling edge of the serial clock.
Serial Input (SI)
SI is the serial data input pin. All opcodes, byte
addresses, and data to be written to the memory are
input on this pin. Data is latched by the rising edge of the
serial clock.
Serial Clock (SCK)
The Serial Clock controls the serial bus timing for data
input and output. Opcodes, addresses, or data present
on the SI pin are latched on the rising edge of the clock
input, while data on the SO pin change after the falling
edge of the clock input.
Chip Select (CS)
When CS is HIGH, the X25F064/032/016/008 is
deselected and the SO output pin is at high impedance
and unless an internal program operation is underway
the X25F064/032/016/008 will be in the standby power
mode. CS LOW enables the X25F064/032/016/008,
placing it in the active power mode. It should be noted
that after power-up, a HIGH to LOW transition on CS is
required prior to the start of any operation.
Program Protect (PP)
When PP is LOW and the nonvolatile bit PPEN is “1”,
nonvolatile programming of the X25F064/032/016/008
status register is disabled, but the part otherwise func-
tions normally. When PP is held HIGH, all functions,
including nonvolatile programming operate normally.
PP going LOW while CS is still LOW will interrupt
programming of the X25F064/032/016/008 status regis-
ter. If the internal program cycle has already been
initiated, PP going LOW will have no effect on program-
ming.
The PP pin function is blocked when the PPEN bit in
the status register is “0”. This allows the user to install the
X25F064/032/016/008 into a system with PP pin
grounded and still be able to program the status register.
The PP pin functions will be enabled when the PPEN bit
is set “0”.
Hold (HOLD)
HOLD is used in conjunction with the CS pin to select the
device. Once the part is selected and a serial sequence
is underway, HOLD may be used to pause the serial
communication with the controller without resetting the
serial sequence. To pause, HOLD must be brought
LOW while SCK is LOW. To resume communication,
HOLD is brought HIGH, again while SCK is LOW. If the
pause feature is not used, HOLD should be held HIGH
at all times.
PIN CONFIGURATION
CS
SO
PP
VSS
8-Lead DIP/SOIC
1
8
2 X25F064/ 7
3
032/016/
008
6
4
5
VCC
HOLD
SCK
SI
CS
SO
NC
NC
NC
PP
VSS
14-Lead TSSOP
1
14
2
13
3
12
X25F032/
4 016/008 11
5
10
6
9
7
8
VCC
HOLD
NC
NC
NC
SCK
SI
NC
CS
NC
SO
NC
NC
PP
VSS
NC
NC
20-Lead TSSOP
1
20
2
19
3
18
4
17
5 X25F064 16
6
15
7
14
8
13
9
12
10
11
NC
VCC
NC
HOLD
NC
NC
SCK
SI
NC
NC
6685 ILL F02.4
PIN NAMES
SYMBOL
CS
SO
SI
SCK
PP
VSS
VCC
HOLD
NC
DESCRIPTION
Chip Select Input
Serial Output
Serial Input
Serial Clock Input
Program Protect Input
Ground
Supply Voltage
Hold Input
No Connect
6685 PGM T01.1
2