|
W25Q20BW Datasheet, PDF (37/70 Pages) Winbond – 1.8V 2M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI | |||
|
◁ |
W25Q20BW
8.2.19 Continuous Read Mode Bits (M7-0)
The âContinuous Read Modeâ bits are used in conjunction with âFast Read Dual I/Oâ, âFast Read Quad
I/Oâ, âWord Read Quad I/Oâ and âOctal Word Read Quad I/Oâ instructions to provide the highest random
Flash memory access rate with minimum SPI instruction overhead, thus allow true XIP (execute in place)
to be performed on serial flash devices.
M7-0 need to be set by the Dual/Quad I/O Read instructions. M5-4 are used to control whether the 8-bit
SPI instruction code (BBh, EBh, E7h or E3h) is needed or not for the next command. When M5-4 = (1,0),
the next command will be treated same as the current Dual/Quad I/O Read command without needing
the 8-bit instruction code; when M5-4 do not equal to (1,0), the device returns to normal SPI mode, all
commands can be accepted. M7-6 and M3-0 are reserved bits for future use, either 0 or 1 values can be
used.
8.2.20 Continuous Read Mode Reset (FFh or FFFFh)
Continuous Read Mode Reset instruction can be used to set M4 = 1, thus the device will release the
Continuous Read Mode and return to normal SPI operation, as shown in figure 18.
/CS
CLK
IO0
IO1
IO2
IO3
Mode 3
Mode 0
Mode Bit Reset
for Quad I/O
Mode Bit Reset
for Dual I/O
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
Mode 3
Mode 0
FFh
FFh
Donât Care
Donât Care
Donât Care
Figure 18. Continuous Read Mode Reset for Fast Read Dual/Quad I/O
Since W25Q20BW does not have a hardware Reset pin, so if the controller resets while W25Q20BW is
set to Continuous Mode Read, the W25Q20BW will not recognize any initial standard SPI instructions
from the controller. To address this possibility, it is recommended to issue a Continuous Read Mode
Reset instruction as the first instruction after a system Reset. Doing so will release the device from the
Continuous Read Mode and allow Standard SPI instructions to be recognized.
To reset âContinuous Read Modeâ during Quad I/O operation, only eight clocks are needed. The
instruction is âFFhâ. To reset âContinuous Read Modeâ during Dual I/O operation, sixteen clocks are
needed to shift in instruction âFFFFhâ.
- 37 -
Publication Release Date: January 25, 2011
Preliminary - Revision B
|
▷ |