English
Language : 

W3H32M72E-XSBX Datasheet, PDF (1/30 Pages) White Electronic Designs Corporation – 32M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package
White Electronic Designs
W3H32M72E-XSBX
PRELIMINARY*
32M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package
FEATURES
Data rate = 667*, 533, 400
Programmable CAS latency: 3, 4, 5, or 6
Package:
Posted CAS additive latency: 0, 1, 2, 3 or 4
• 208 Plastic Ball Grid Array (PBGA), 18 x 20mm
Write latency = Read latency - 1* tCK
• 1.0mm pitch
Differential data strobe (DQS, DQS#) per byte
Internal, pipelined, double data rate architecture
4-bit prefetch architecture
Commercial, Industrial and Military Temperature
Ranges
Organized as 32M x 72
Weight: W3H32M72E-XSBX - 2.5 grams typical
DLL for alignment of DQ and DQS transitions with
clock signal
Four internal banks for concurrent operation
(Per DDR2 SDRAM Die)
Programmable Burst lengths: 4 or 8
Auto Refresh and Self Refresh Modes
On Die Termination (ODT)
Adjustable data – output drive strength
Single 1.8V ±0.1V supply
BENEFITS
65% SPACE SAVINGS vs. FPBGA
Reduced part count
54% I/O reduction vs FPBGA
Reduced trace lengths for lower parasitic
capacitance
Suitable for hi-reliability applications
Upgradable to 64M x 72 density (contact factory for
information)
* This product is under development, is not qualified or characterized and is subject
to change without notice.
11.0
90
19.0 FBGA
FIGURE 1 – DENSITY COMPARISONS
CSP Approach (mm)
11.0
11.0
11.0
11.0
90
FBGA
90
FBGA
90
FBGA
90
FBGA
Actual Size
W3H32M72E-XSBX
S
A
V
I
20
White Electronic Designs
N
W3H32M72E-XSBX
G
18
S
Area
I/O
Count
5 x 209mm2 = 1,045mm2
5 x 90 balls = 450 balls
360mm2
208 Balls
65%
54%
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
February 2006
Rev. 2
1
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com