English
Language : 

NDS356P Datasheet, PDF (1/3 Pages) Fairchild Semiconductor – P-Channel Logic Level Enhancement Mode Field Effect Transistor
SMD Type
Product specification
NDS356P
General Description
These P-Channel logic level enhancement mode power
field effect transistors are produced using Fairchild's
proprietary, high cell density, DMOS technology. This
very high density process is especially tailored to
minimize on-state resistance. These devices are
particularly suited for low voltage applications such as
notebook computer power management, portable
electronics, and other battery powered circuits where
fast high-side switching, and low in-line power loss are
needed in a very small outline surface mount package.
Features
-1.1 A, -20V. RDS(ON) = 0.3Ω @ VGS = -4.5V.
Proprietary package design using copper lead frame for
superior thermal and electrical capabilities.
High density cell design for extremely low RDS(ON).
Exceptional on-resistance and maximum DC current
capability.
Compact industry standard SOT-23 surface mount
package.
_______________________________________________________________________________
D
G
S
Absolute Maximum Ratings
Symbol Parameter
TA = 25°C unless otherwise noted
VDSS
VGSS
ID
PD
Drain-Source Voltage
Gate-Source Voltage - Continuous
Maximum Drain Current
- Continuous
- Pulsed
Maximum Power Dissipation
(Note 1a)
(Note 1a)
(Note 1b)
TJ,TSTG Operating and Storage Temperature Range
THERMAL CHARACTERISTICS
RθJA
Thermal Resistance, Junction-to-Ambient
RθJC
Thermal Resistance, Junction-to-Case
(Note 1a)
(Note 1)
NDS356P
-20
± 12
±1.1
±10
0.5
0.46
-55 to 150
250
75
Units
V
V
A
W
°C
°C/W
°C/W
http://www.twtysemi.com
sales@twtysemi.com
4008-318-123
1 of 3