English
Language : 

TMS320C5420PGEA200 Datasheet, PDF (19/82 Pages) Texas Instruments – FIXED-POINT DIGITAL SIGNAL PROCESSOR
memory map
TMS320VC5420
FIXEDĆPOINT DIGITAL SIGNAL PROCESSOR
SPRS080F − MARCH 1999 − REVISED OCTOBER 2008
Hex
0000
005F
0060
007F
0080
Data
Memory-
Mapped
Registers
Scratch-Pad
DARAM
On-Chip
DARAM 0
(16K Words)
3FFF
4000
On-Chip
SARAM 1
(16K Words)
7FFF
8000
On-Chip
SARAM 2
(32K Words)
Prog/Data
(DROM=1)
External
(DROM=0)†
Hex Program Page 0
Hex Program Page 1
Hex Program Page 2
Hex Program Page 3
Hex
I/O
0000
10000
20000
30000
0000
On-Chip
DARAM 0
(16K Words)
Prog/Data
(OVLY=1)
On-Chip
DARAM 0
(16K Words)
Prog/Data
(OVLY=1)
On-Chip
DARAM 0
(16K Words)
Prog/Data
(OVLY=1)
On-Chip
DARAM 0
(16K Words)
Prog/Data
(OVLY=1)
External
(OVLY=0)†
3FFF
4000
On-Chip
SARAM 1
(16K Words)
Prog/Data
(OVLY=1)
External
(OVLY=0)†
7FFF
8000
On-Chip
SARAM 2
(32K Words)
Prog/Data
(MP/MC=0)
External
(MP/MC=1)†
External
(OVLY=0)†
13FFF
14000
On-Chip
SARAM 1
(16K Words)
Prog/Data
(OVLY=1)
External
(OVLY=0)†
17FFF
18000
On-Chip
SARAM 3
(32KWords)
(MP/MC=0)
External
(MP/MC=1)†
External
(OVLY=0)†
23FFF
24000
On-Chip
SARAM 1
(16K Words)
Prog/Data
(OVLY=1)
External
(OVLY=0)†
27FFF
28000
Reserved
(MP/MC=0)
External
(MP/MC=1)†
External
(OVLY=0)†
33FFF
34000
On-Chip
SARAM 1
(16K Words)
Prog/Data
(OVLY=1)
External
(OVLY=0)†
37FFF
38000
Reserved
(MP/MC=0)
External
(MP/MC=1)†
64K
External
I/O Ports†
FFFF
FFFF
1FFFF
2FFFF
3FFFF
FFFF
(extended)
(extended)
(extended)
(extended)
† The external memory interface must be enabled by driving the XIO pin high, in order for external memory accesses to occur.
Figure 2. Memory Map for Each CPU Subsystem
multicore reset signals
The 5420 device includes three reset signals: A_RS, B_RS, and HPIRS. The A_RS and B_RS pins function
as the CPU reset signal for subsystem A and subsystem B, respectively. These signals reset the state of the
CPU registers and upon release, initiates the reset function. Additionally, the A_RS signal resets the on-chip
PLL and initializes the CLKMD register to bypass mode.
The HPI reset signal (HPIRS) places the HPI peripheral into a reset state. It is necessary to wait three clock
cycles after the rising edge of HPIRS before performing an HPI access.
reset vector initialization
The 5420 device does not have on-chip ROM and therefore does not contain bootloader routines/software.
Consequently, the user must have a valid reset vector in place before releasing the reset signal. This is referred
to as reset vector initialization. After reset, the 5420 device fetches the reset vector at address 0xFF80 in
program memory and begins to execute the instructions found in memory. The application code is raw program
and data words and does not require the traditional boot-table or boot-packet format.
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443
19