English
Language : 

MSP430X41X_17 Datasheet, PDF (12/64 Pages) Texas Instruments – MIXED SIGNAL MICROCONTROLLER
MSP430x41x
MIXED SIGNAL MICROCONTROLLER
SLAS340J − MAY 2001 − REVISED DECEMBER 2008
special function registers
Most interrupt and module enable bits are collected into the lowest address space. Special function register bits
that are not allocated to a functional purpose are not physically present in the device. Simple software access
is provided with this arrangement.
interrupt enable 1 and 2
Address
7
0h
Address
1h
7
BTIE
rw-0
6
5
4
3
ACCVIE
NMIIE
rw-0
rw-0
6
5
4
3
2
1
0
OFIE
WDTIE
rw-0
rw-0
2
1
0
WDTIE:
OFIE:
NMIIE:
ACCVIE:
BTIE:
Watchdog timer interrupt enable. Inactive if watchdog mode is selected. Active if watchdog timer is
configured in interval timer mode.
Oscillator fault interrupt enable
Nonmaskable interrupt enable
Flash access violation interrupt enable
Basic Timer1 interrupt enable
interrupt flag register 1 and 2
Address
7
6
02h
Address
7
6
3h
BTIFG
rw-0
5
4
3
NMIIFG
rw-0
5
4
3
2
1
0
OFIFG
WDTIFG
rw-1
rw-(0)
2
1
0
WDTIFG:
OFIFG:
NMIIFG:
BTIFG:
Set on watchdog-timer overflow (in watchdog mode) or security key violation. Reset with VCC power-up,
or a reset condition at the RST/NMI pin in reset mode.
Flag set on oscillator fault
Set via RST/NMI pin
Basic Timer1 interrupt flag
module enable registers 1 and 2
Address
7
6
5
4
3
2
1
0
04h/05h
Legend: rw−0,1:
rw−(0,1):
Bit Can Be Read and Written. It Is Reset or Set by PUC.
Bit Can Be Read and Written. It Is Reset or Set by POR.
SFR Bit Not Present in Device.
12
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265