English
Language : 

SN74ALS29833_11 Datasheet, PDF (1/9 Pages) Texas Instruments – 8-BIT TO 9-BIT PARITY BUS TRANSCEIVER
SN74ALS29833
8ĆBIT TO 9ĆBIT PARITY BUS TRANSCEIVER
ą
SDAS119D − FEBRUARY 1987 − REVISED JANUARY 1995
• Functionally Similar to AMD’s AM29833
• High-Speed Bus Transceiver With Parity
DW OR NT PACKAGE
(TOP VIEW)
Generator/Checker
• Parity-Error Flag With Open-Collector
Outputs
• Register for Storing the Parity-Error Flag
• Package Options Include Plastic
OEA 1
A1 2
A2 3
A3 4
A4 5
24 VCC
23 B1
22 B2
21 B3
20 B4
Small-Outline (DW) Packages and Standard
A5 6
19 B5
Plastic (NT) 300-mil DIPs
A6 7
18 B6
description
A7 8
A8 9
17 B7
16 B8
The SN74ALS29833 is an 8-bit to 9-bit parity
transceiver designed for two-way communication
between data buses. When data is transmitted
ERR 10
CLR 11
GND 12
15 PARITY
14 OEB
13 CLK
from the A bus to the B bus, a parity bit is
generated. When data is transmitted from the B bus to the A bus with its corresponding parity bit, the parity-error
(ERR) output indicates whether or not an error in the B data has occurred. The output-enable (OEA, OEB) inputs
can be used to disable the device so that the buses are effectively isolated.
A 9-bit parity generator/ checker generates a parity-odd (PARITY) output and monitors the parity of the I/O ports
with an open-collector ERR flag. ERR is clocked into the register on the rising edge of the clock (CLK) input.
The error-flag register is cleared with a low pulse on the clear (CLR) input. When both OEA and OEB are low,
data is transferred from the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error
condition that gives the designer more system diagnostic capability.
The SN74ALS29833 is characterized for operation from 0°C to 70°C.
FUNCTION TABLE
OEB
OEA
INPUTS
CLR CLK
Ai
∑ of Hs
Bi†
∑ of Ls
OUTPUT AND I/O
A
B PARITY ERR‡
Odd
L
L
H
X
X
NA
NA
A
NA
Even
H
Odd
H
H
L
H
↑
NA
B
NA
NA
Even
L
X
X
L
X
X
X
X
NA
NA
H
H No↑
X
NC
L No↑
X
H
H
H
H
↑
Odd
X
Z
Z
Z
H
H
↑
Even
L
Odd
H
L
L
X
X
NA
NA
A
NA
Even
L
NA = not applicable, NC = no change, X = don’t care
† Summation of high-level inputs includes PARITY along with Bi inputs.
‡ Output states shown assume ERR was previously high.
§ In this mode, ERR, when clocked, shows inverted parity of the A bus.
FUNCTION
A data to B bus and generate parity
B data to A bus and check parity
Clear error-flag register
Isolation§
A data to B bus and generate inverted
parity
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Copyright  1995, Texas Instruments Incorporated
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265
1
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443