English
Language : 

TAS5709 Datasheet, PDF (7/59 Pages) Texas Instruments – 20-W STEREO DIGITAL AUDIO POWER AMPLIFIER WITH EQ AND DRC
TAS5709
www.ti.com........................................................................................................................................................................................... SLOS599 – NOVEMBER 2008
PIN
NAME
NC
OC_ADJ
OSC_RES
OUT_A
OUT_B
OUT_C
OUT_D
PDN
PGND_AB
PGND_CD
PLL_FLTM
PLL_FLTP
PVDD_A
PVDD_B
PVDD_C
PVDD_D
RESET
SCL
SCLK
SDA
SDIN
SSTIMER
STEST
FAULT
VR_ANA
VR_DIG
VREG
PIN FUNCTIONS (continued)
NO.
8
7
16
1
46
39
36
19
47, 48
37, 38
10
11
2, 3
44, 45
40, 41
34, 35
25
24
21
23
22
6
26
14
12
18
31
TYPE
5-V
TERMINATION
(1) TOLERANT
(2)
DESCRIPTION
–
AO
AO
O
O
O
O
DI
5-V
P
P
AO
AO
P
P
P
P
DI
5-V
DI
5-V
DI
5-V
DIO
5-V
DI
5-V
AI
DI
DO
P
P
P
Pullup
Pullup
Pulldown
Pulldown
No connection
Analog overcurrent programming. Requires resistor to ground.
Oscillator trim resistor. Connect an 18.2-kΩ 1% resistor to DVSSO.
Output, half-bridge A
Output, half-bridge B
Output, half-bridge C
Output, half-bridge D
Power down, active-low. PDN prepares the device for loss of power
supplies by shutting down the Noise Shaper and initiating PWM stop
sequence.
Power ground for half-bridges A and B
Power ground for half-bridges C and D
PLL negative loop filter terminal
PLL positive loop filter terminal
Power supply input for half-bridge output A
Power supply input for half-bridge output B
Power supply input for half-bridge output C
Power supply input for half-bridge output D
Reset, active-low. A system reset is generated by applying a logic low
to this pin. RESET is an asynchronous control signal that restores the
DAP to its default conditions, and places the PWM in the hard mute
state (tristated).
I2C serial control clock input
Serial audio data clock (shift clock). SCLK is the serial audio port input
data bit clock.
I2C serial control data interface input/output
Serial audio data input. SDIN supports three discrete (stereo) data
formats.
Controls ramp time of OUT_X to minimize pop. Leave this pin floating
for BD mode. Requires capacitor of 2.2 nF to GND in AD mode. The
capacitor determines the ramp time.
Factory test pin. Connect directly to DVSS.
Backend error indicator. Asserted LOW for over temperature, over
current, over voltage, and under voltage error conditions. De-asserted
upon recovery from error condition.
Internally regulated 1.8-V analog supply voltage. This pin must not be
used to power external devices.
Internally regulated 1.8-V digital supply voltage. This pin must not be
used to power external devices.
Digital regulator output. Not to be used for powering external circuitry.
Copyright © 2008, Texas Instruments Incorporated
Product Folder Link(s): TAS5709
Submit Documentation Feedback
7