English
Language : 

MSP430X22X2 Datasheet, PDF (42/87 Pages) Texas Instruments – MIXED SIGNAL MICROCONTROLLER
MSP430x22x2, MSP430x22x4
MIXED SIGNAL MICROCONTROLLER
SLAS504B − JULY 2006 − REVISED JULY 2007
electrical characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (continued)
USCI (UART Mode)
PARAMETER
TEST CONDITIONS
VCC
MIN TYP MAX UNIT
fUSCI
fBITCLK
USCI input clock frequency
BITCLK clock frequency
(equals baud rate in MBaud)
Internal: SMCLK, ACLK
External: UCLK
Duty cycle = 50% ± 10%
2.2V /3 V
fSYSTEM MHz
1 MHz
UART receive deglitch time
tτ
(see Note 1)
2.2 V
3V
50 150 600 ns
50 100 600 ns
NOTES: 1. Pulses on the UART receive input (UCxRX) shorter than the UART receive deglich time are suppressed. To ensure that pulses are
correctly recognized, their width should exceed the maximum specification of the deglitch time.
USCI (SPI Master Mode, see Figure 20 and Figure 21)
PARAMETER
TEST CONDITIONS
VCC
MIN
fUSCI
USCI input clock frequency
SMCLK, ACLK
Duty cycle = 50% ± 10%
tSU,MI
SOMI input data setup time
2.2 V
110
3V
75
tHD,MI
SOMI input data hold time
2.2 V
0
3V
0
tVALID,MO
SIMO output data valid time
UCLK edge to SIMO valid,
CL = 20 pF
2.2 V
3V
NOTE:
fUCxCLK
+
1
2tLOńHI
with
tLOńHI
w
max(tVALID,MO(USCI)
)
tSU,SI(Slave),
tSU,MI(USCI)
)
t VALID,SO(Slave)) .
For the slave’s parameters tSU,SI(Slave) and tVALID,SO(Slave), see the SPI parameters of the attached slave.
TYP MAX UNIT
fSYSTEM MHz
ns
ns
30
ns
20
USCI (SPI Slave Mode, see Figure 22 and Figure 23)
PARAMETER
TEST CONDITIONS
VCC
MIN TYP
tSTE,LEAD
STE lead time
STE low to clock
2.2 V/3 V
50
tSTE,LAG
STE lag time
Last clock to STE high
2.2 V/3 V
10
tSTE,ACC
STE access time
STE low to SOMI data out
2.2 V/3 V
50
tSTE,DIS
STE disable time
STE high to SOMI high impedance
2.2 V/3 V
50
tSU,SI
SIMO input data setup time
2.2 V
20
3V
15
tHD,SI
SIMO input data hold time
2.2 V
10
3V
10
UCLK edge to SOMI valid,
2.2 V
75
tVALID,SO
SOMI output data valid time
CL = 20 pF
3V
50
NOTE:
fUCxCLK
+
1
2tLOńHI
with
tLOńHI
w
max(tVALID,MO(Master)
)
tSU,SI(USCI),
tSU,MI(Master)
)
tVALID,SO(USCI)).
For the master’s parameters tSU,MI(Master) and tVALID,MO(Master), see the SPI parameters of the attached master.
MAX UNIT
ns
ns
ns
ns
ns
ns
110
ns
75
42
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443