English
Language : 

CD74AC10 Datasheet, PDF (4/5 Pages) Texas Instruments – Triple 3-Input NAND Gate
CD74AC10, CD74ACT10
Switching Specifications Input tr, tf = 3ns, CL = 50pF (Worst Case)
-40oC TO 85oC
-55oC TO 125oC
PARAMETER
AC TYPES
SYMBOL
VCC (V)
MIN
TYP
MAX
MIN
TYP
MAX UNITS
Propagation Delay, Input to
tPLH, tPHL
1.5
-
Output
3.3
4.4
(Note 9)
-
139
-
-
15.5
4.3
-
153
ns
-
17.1
ns
5
3.1
(Note 10)
-
11.1
3.1
-
12.2
ns
Input Capacitance
CI
-
Power Dissipation Capacitance
CPD
-
(Note 11)
-
-
10
-
-
10
pF
-
50
-
-
50
-
pF
ACT TYPES
Propagation Delay, Input to
Output
tPHL
5
3.5
(Note 10)
-
12.3
3.4
-
13.5
ns
Input Capacitance
CI
-
Power Dissipation Capacitance
CPD
-
(Note 11)
-
-
10
-
-
10
pF
-
50
-
-
50
-
pF
NOTES:
8. Limits tested at 100%.
9. 3.3V Min at 3.6V, Max at 3V.
10. 5V Min at 5.5V, Max at 4.5V.
11. CPD is used to determine the dynamic power consumption per gate.
AC: PD = VCC2 fi (CPD + CL)
ACT: PD = VCC2 fi (CPD + CL) + VCC ∆ICC where fi = input frequency, CL = output load capacitance, VCC = supply voltage.
OUTPUT
DUT
RL (NOTE)
500Ω
OUTPUT
LOAD
CL
50pF
NOTE: For AC Series Only: When VCC = 1.5V, RL = 1kΩ.
CD74AC CD74ACT
Input Level
Input Switching Voltage, VS
Output Switching Voltage, VS
VCC
0.5 VCC
0.5 VCC
3V
1.5V
0.5 VCC
FIGURE 1. PROPAGATION DELAY TIMES
tr = 3ns
INPUT
LEVEL
VI
VO
tf = 3ns
90%
VS
10% GND
VS
tPHL
tPLH
FIGURE 2. PROPAGATION DELAY TIMES
4