English
Language : 

AD7894ARZ-2 Datasheet, PDF (4/12 Pages) Analog Devices – 5 V, 14-Bit Serial, 5 ms ADC in SO-8 Package
AD7894
Model
AD7894AR-10
AD7894BR-10
AD7894AR-3
AD7894BR-3
AD7894AR-2
Temperature
Range
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
–40°C to +85°C
ORDERING GUIDE
INL
± 2 LSB
± 1.5 LSB
± 2 LSB
± 1.5 LSB
± 2 LSB
Input Range
± 10 V
± 10 V
± 2.5 V
± 2.5 V
0 V to +2.5 V
SNR
77 dB
77 dB
77 dB
77 dB
77 dB
Package
Description
Package
Option
8-Lead Narrow Body SOIC
8-Lead Narrow Body SOIC
8-Lead Narrow Body SOIC
8-Lead Narrow Body SOIC
8-Lead Narrow Body SOIC
SO-8
SO-8
SO-8
SO-8
SO-8
Pin Pin
No. Mnemonic
1
REF IN
2
VIN
3
GND
4
SCLK
5
SDATA
6
BUSY
7
CONVST
8
VDD
PIN FUNCTION DESCRIPTIONS
Description
Voltage Reference Input. An external reference source should be connected to this pin to provide the
reference voltage for the AD7894’s conversion process. The REF IN input is buffered on-chip. The
nominal reference voltage for correct operation of the AD7894 is +2.5␣ V.
Analog Input Channel. The analog input range is ± 10 V (AD7894-10), ± 2.5 V (AD7894-3) and 0 V to
+2.5␣ V (AD7894-2).
Analog Ground. Ground reference for track/hold, comparator, digital circuitry and DAC.
Serial Clock Input. An external serial clock is applied to this input to obtain serial data from the AD7894.
A new serial data bit is clocked out on the falling edge of this serial clock. Data is guaranteed valid for
10 ns after this falling edge so data can be accepted on the falling edge when a fast serial clock is used.
The serial clock input should be taken low at the end of the serial data transmission.
Serial Data Output. Serial data from the AD7894 is provided at this output. The serial data is clocked
out by the falling edge of SCLK, but the data can also be read on the falling edge of SCLK. This is pos-
sible because data bit N is valid for a specified time after the falling edge of SCLK (data hold time) (see
Figure 5). Sixteen bits of serial data are provided as two leading zeroes followed by the 14 bits of conver-
sion data. On the 16th falling edge of SCLK, the SDATA line is held for the data hold time and then
disabled (three-stated). Output data coding is twos complement for the AD7894-10 and AD7894-3, and
straight binary for the AD7894-2.
The BUSY pin is used to indicate when the part is doing a conversion. The BUSY pin will go high on
the falling edge of CONVST and will return low when the conversion is complete.
Conversion Start. Edge-triggered logic input. On the falling edge of this input, the track/hold goes into its
hold mode and conversion is initiated. If CONVST is low at the end of conversion, the part goes into
power-down mode. In this case, the rising edge of CONVST will cause the part to begin waking up.
Positive supply voltage, +5 V ± 5%.
1.6mA
TO
OUTPUT
PIN
50pF
+1.6V
400␮A
Figure 1. Load Circuit for Access Time and Bus
Relinquish Time
PIN CONFIGURATION
SOIC (SO-8)
REF IN 1
8 VDD
VIN 2 AD7894 7 CONVST
TOP VIEW
GND 3 (Not to Scale) 6 BUSY
SCLK 4
5 SDATA
–4–
REV. 0