English
Language : 

SN54LVT8980_06 Datasheet, PDF (1/37 Pages) Texas Instruments – EMBEDDED TEST-BUS CONTROLLERS IEEE STD 1149.1 (JTAG) TAP MASTERS WITH 8-BIT GENERIC HOST INTERFACES
SN54LVT8980, SN74LVT8980
EMBEDDED TESTĆBUS CONTROLLERS
IEEE STD 1149.1 (JTAG) TAP MASTERS WITH 8ĆBIT GENERIC HOST INTERFACES
SCBS676E − DECEMBER 1996 − REVISED MARCH 2004
D Members of Texas Instruments (TI) Broad
Family of Testability Products Supporting
IEEE Std 1149.1-1990 (JTAG) Test Access
Port (TAP) and Boundary-Scan Architecture
D Provide Built-In Access to IEEE Std 1149.1
Scan-Accessible Test/Maintenance
Facilities at Board and System Levels
D While Powered at 3.3 V, the TAP Interface Is
Fully 5-V Tolerant for Mastering Both 5-V
and/or 3.3-V IEEE Std 1149.1 Targets
D Simple Interface to Low-Cost 3.3-V
Microprocessors/Microcontrollers Via 8-Bit
Asynchronous Read/Write Data Bus
D Easy Programming Via Scan-Level
Command Set and Smart TAP Control
D Transparently Generate Protocols to
Support Multidrop TAP Configurations
Using TI’s Addressable Scan Port
D Flexible TCK Generator Provides
Programmable Division, Gated-TCK, and
Free-Running-TCK Modes
D Discrete TAP Control Mode Supports
Arbitrary TMS/TDI Sequences for
Noncompliant Targets
D Programmable 32-Bit Test Cycle Counter
Allows Virtually Unlimited Scan/Test Length
D Accommodate Target Retiming (Pipeline)
Delays of Up To 15 TCK Cycles
D Test Output Enable (TOE) Allows for
External Control of TAP Signals
D High-Drive Outputs (−32-mA IOH, 64-mA IOL)
at TAP Support Backplane Interface and/or
High Fanout
D Package Options Include Plastic
Small-Outline (DW) Package, Ceramic Chip
Carriers (FK), and Ceramic 300-mil DIPs (JT)
SN54LVT8980 . . . JT PACKAGE
SN74LVT8980 . . . DW PACKAGE
(TOP VIEW)
STRB 1
R/W 2
D0 3
D1 4
D2 5
D3 6
GND 7
D4 8
D5 9
D6 10
D7 11
CLKIN 12
24 A0
23 A1
22 A2
21 RDY
20 TDO
19 VCC
18 TCK
17 TMS
16 TRST
15 TDI
14 RST
13 TOE
SN54LVT8980 . . . FK PACKAGE
(TOP VIEW)
D1
D2
D3
NC
GND
D4
D5
5 4 3 2 1 28 27 2625
6
24
7
23
8
22
9
21
10
20
11
19
12 13 14 15 16 17 18
RDY
TDO
VCC
NC
TCK
TMS
TRST
NC − No internal connection
description
The ’LVT8980 embedded test-bus controllers (eTBC) are members of the TI broad family of testability integrated
circuits. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex
circuit assemblies. Unlike most other devices of this family, the eTBC is not a boundary-scannable device;
rather, its function is to master an IEEE Std 1149.1 (JTAG) test access port (TAP) under the command of an
embedded host microprocessor/microcontroller. Thus, the eTBC enables the practical and effective use of the
IEEE Std 1149.1 test-access infrastructure to support embedded/built-in test, emulation, and
configuration/maintenance facilities at board and system levels.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
UNLESS OTHERWISE NOTED this document contains PRODUCTION
DATA information current as of publication date. Products conform to
specifications per the terms of Texas Instruments standard warranty.
Production processing does not necessarily include testing of all
parameters.
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Copyright  2004, Texas Instruments Incorporated
1