English
Language : 

CY29FCT52T Datasheet, PDF (1/10 Pages) Texas Instruments – 8-Bit Registered Transceiver
CY29FCT52T
8-BIT REGISTERED TRANSCEIVER
D Function, Pinout, and Drive Compatible
With FCT, F Logic, and AM2952
D Reduced VOH (Typically = 3.3 V) Versions
of Equivalent FCT Functions
D Edge-Rate Control Circuitry for
Significantly Improved Noise
Characteristics
D ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
D Ioff Supports Partial-Power-Down Mode
Operation
D Matched Rise and Fall Times
D Fully Compatible With TTL Input and
Output Logic Levels
D 64-mA Output Sink Current
32-mA Output Source Current
SCCS010A – MAY 1994 – REVISED OCTOBER 2001
Q OR SO PACKAGE
(TOP VIEW)
B7 1
B6 2
B5 3
B4 4
B3 5
B2 6
B1 7
B0 8
OEB 9
CPA 10
CEA 11
GND 12
24 VCC
23 A7
22 A6
21 A5
20 A4
19 A3
18 A2
17 A1
16 A0
15 OEA
14 CPB
13 CEB
description
The CY29FCT52T has two 8-bit back-to-back registers that store data flowing in both directions between two
bidirectional buses. Separate clock, clock enable, and 3-state output-enable signals are provided for each
register. Both A outputs and B outputs are specified to sink 64 mA.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
NAME
A
B
CPA
CEA
OEA
CPB
CEB
OEB
PIN DESCRIPTION
DESCRIPTION
A register inputs or B register outputs
B register inputs or A register outputs
Clock for the A register. When CEA is low, data enters the A register on the low-to-high transition of the CPA signal.
Clock enable for the A register. When CEA is low, data enters the A register on the low-to-high transition of the CPA signal. When CEA
is high, the A register holds its contents, regardless of CPA signal transitions.
Output enable for the A register. When OEA is low, the A register outputs are enabled onto the B lines. When OEA is high, the A outputs
are in the high-impedance state.
Clock for the B register. When CEB is low, data enters the B register on the low-to-high transition of the CPB signal.
Clock enable for the B register. When CEB is low, data enters the B register on the low-to-high transition of the CPB signal. When
CEB is high, the B register holds its contents, regardless of CPA signal transitions.
Output enable for the B register. When OEB is low, the B register outputs are enabled onto the A lines. When OEB is high, the B outputs
are in the high-impedance state.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
• POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Copyright  2001, Texas Instruments Incorporated
1