English
Language : 

CD54HC107_08 Datasheet, PDF (1/15 Pages) Texas Instruments – Dual J-K Flip-Flop with Reset Negative-Edge Trigger
Data sheet acquired from Harris Semiconductor
SCHS139D
March 1998 - Revised October 2003
CD54HC107, CD74HC107,
CD74HCT107
Dual J-K Flip-Flop with Reset
Negative-Edge Trigger
[ /Title
(CD74
HC107
,
CD74
HCT10
7)
/Sub-
ject
(Dual
J-K
Flip-
Flop
with
Reset
Nega-
tive-
Features
Description
• Hysteresis on Clock Inputs for Improved Noise Immu-
nity and Increased Input Rise and Fall Times
• Asynchronous Reset
• Complementary Outputs
• Buffered Inputs
• TTAyp=ic2a5lofCMAX = 60MHz at VCC = 5V, CL = 15pF,
• Fanout (Over Temperature Range)
- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
• Wide Operating Temperature Range . . . -55oC to 125oC
The ’HC107 and CD74HCT107 utilize silicon gate CMOS
technology to achieve operating speeds equivalent to LSTTL
parts. They exhibit the low power consumption of standard
CMOS integrated circuits, together with the ability to drive 10
LSTTL loads.
These flip-flops have independent J, K, Reset and Clock
inputs and Q and Q outputs. They change state on the
negative-going transition of the clock pulse. Reset is
accomplished asynchronously by a low level input.
This device is functionally identical to the HC/HCT73 but
differs in terminal assignment and in some parametric limits.
The HCT logic family is functionally as well as pin compatible
with the standard LS family.
• Balanced Propagation Delay and Transition Times
• Significant Power Reduction Compared to LSTTL
Logic ICs
• HC Types
- 2V to 6V Operation
- High Noise Immunity: NIL = 30%, NIH = 30% of VCC
at VCC = 5V
• HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
VIL= 0.8V (Max), VIH = 2V (Min)
- CMOS Input Compatibility, Il ≤ 1µA at VOL, VOH
Ordering Information
PART NUMBER
TEMP. RANGE
(oC)
PACKAGE
CD54HC107F3A
-55 to 125
14 Ld CERDIP
CD74HC107E
-55 to 125
14 Ld PDIP
CD74HC107M
-55 to 125
14 Ld SOIC
CD74HC107MT
-55 to 125
14 Ld SOIC
CD74HC107M96
-55 to 125
14 Ld SOIC
CD74HCT107E
-55 to 125
14 Ld PDIP
NOTE: When ordering, use the entire part number. The suffix 96
denotes tape and reel. The suffix T denotes a small-quantity reel of
250.
Pinout
CD54HC107 (CERDIP)
CD74HC107 (PDIP, SOIC)
CD74HCT107 (PDIP)
TOP VIEW
1J 1
1Q 2
1Q 3
1K 4
2Q 5
2Q 6
GND 7
14 VCC
13 1R
12 1CP
11 2K
10 2R
9 2CP
8 2J
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.
Copyright © 2003, Texas Instruments Incorporated
1